# CURRICULUM VITAE

# Xiaobo Sharon Hu

### https://www3.nd.edu/~shu/

## **Current Position**

<u>Professor</u> in the Department of Computer Science and Engineering and <u>Concurrent Professor</u> in the Department of Electrical Engineering at University of Notre Dame, Notre Dame, Indiana, USA.

#### Education

| Ph.D. | Electrical Engineering, December 1989                 |
|-------|-------------------------------------------------------|
|       | Purdue University, West Lafayette, Indiana            |
| M.S.  | Electrophysics, May 1984                              |
|       | Polytechnic Institute of New York, Brooklyn, New York |
| B.S.  | Engineering, July 1982                                |
|       | Tianjin University, Tianjin, P.R. China               |

## Awards and Honors

- Best Paper Nomination, Design Automation and Test in Europe (DATE) (ACM/IEEE), 2021.
- Outstanding Service Recognition Award, IEEE Council of Electronic Design Automation, 2019.
- Distinguished Lecturer, IEEE Council of Electronic Design Automation, 2018–2019.
- <u>Best Paper Award</u>, ACM/IEEE International Symposium on Low Power Electronics and Design (ISLPED), 2018.
- Fellow of the Institute of Electrical and Electronics Engineers (IEEE), Class of 2016.
- Best Paper Nomination, IEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA), 2016.
- Best Paper Nomination, Asia and South Pacific Design Automation Conference (ASPDAC), 2013.
- Best Paper Nomination, International Conference on Compilers, Architectures and Synthesis for Embedded Systems (CASES), 2012.
- Best Paper Nomination, IEEE Symposium on Application Specific Processors (SASP), 2011.
- Best Paper Award, IEEE Symposium on Nanoscale Architectures (NANOARCH), 2009.
- The Most Influential Papers of 10 Years, Design, Automation, and Test in Europe Conference (DATE), 2007. (DATE is a premiere conference in Electronic Design Automation. Three papers were selected from over 200 papers in each annual proceedings between 1998-2007.)
- <u>Best Paper Award</u>, 38th ACM/ IEEE Design Automation Conference (DAC), 2001. (DAC is the premiere conference in Electronic Design Automation and the Best Paper award was selected from over 400 submissions).
- Recognition of Service Award, ACM, 2002.
- <u>CAREER</u> (Early Career Development) Award, the National Science Foundation (NSF), 1997.
- One of the two nominees for the National Science Foundation Presidential Faculty Fellows Award, Western Michigan University, 1996.

### **Professional Experience**

- 2008–present: <u>Professor</u>, Department of Computer Science and Engineering (with a concurrent appointment at Dept. of Electrical Engineering), University of Notre Dame, Notre Dame, Indiana.
- 12/2018–02/2019: Visiting Professorial Fellow, Department of Computer Science and Engineering, University of New South Wales, Sydney, Australia.
- 08/2018–12/2018, 03/2019–08/2019: <u>Visiting Professor</u>, Institute of Microelectronics, Tsinghua University, Beijing, China.
- 04/2012–05/2012: Visiting Professor, College of Computer Science and Technology, Zhejiang University, Hangzhou, China.
- 01/2012–03/2012: <u>Visiting Professor</u>, Department of Electronic Engineering, Tsinghua University, Beijing, China.
- 2000–2008: <u>Associate Professor</u>, Department of Computer Science and Engineering with tenure, University of Notre Dame, Notre Dame, Indiana.
- 01/2003–07/2003: <u>Visiting Associate Professor</u>, Department of Electrical and Electronic Engineering, Hong Kong University of Science and Technology (HKUST), Hong Kong.
- 1996–2000: <u>Assistant Professor</u>, Department of Computer Science and Engineering, University of Notre Dame, Notre Dame, Indiana.
- 1993–1996: <u>Assistant Professor</u>, Department of Electrical and Computer Engineering, with a joint appointment from the Department of Computer Science, Western Michigan University, Kalamazoo, Michigan.
- 1989–1993: <u>Senior Research Engineer</u>, Department of Electrical and Electronic Engineering, General Motors Research Laboratories, Warren, Michigan.

1984–1985: Design Engineer, IC Design Center, Delco Electronics, Kokomo, Indiana.

## Areas of Research Interest

- Power, temperature and reliability aware system-level design
- Circuit and architecture design with emerging beyond-CMOS devices
- Design and analysis of embedded and real-time systems
- Algorithm and hardware co-design for medical applications
- Computer-aided design of VLSI circuits and systems

### **Book Chapters**

- T. Zhang<sup>\*</sup>, G. Tao, X. Hu, Q. Deng and S. Han, "Dynamic Resource Management in Real-Time Wireless Networks," Wireless Networks and Industrial IoT, N.H. Mahmood, N. Marchenko, M. Gidlund, P. Popovski (Eds.), Spinger, 2021, pp. 131–156.
- Y. Ma<sup>\*</sup>, J. Zhou, T. Chantem<sup>\*</sup>, R. P. Dick, and X. Hu, "Resource Management for Improving Overall Reliability of Multi-Processor Systems-on-Chip," *Dependable Embedded Systems*, J. Henkel and N. Dutt (Eds.), Springer International Publishing, 2021, pp. 233–246.

- Y Bi, P.-E. Gaillardon, X. Hu, M. Niemier, J.-S. Yuan and Y. Jin, "Polarity-Controllable Silicon NanoWire FET-Based Security," *Security Opportunities in Nano Devices and Emerging Technolo*gies, M. Tehranipoor, D. Forte, G.S. Rose, S. Bhunia (Eds.), Tayor & Francis, 2017, pp. 165–178.
- G.Csaba, G.H. Bernstein, A. Orlov, M.T. Niemier, X. Hu and W.Porod, "Nanomagnetic logic: from magnetic ordering to magnetic computing," CMOS and Beyond: Logic Switches for Terascale Integrated Circuits, T.-J.K. Liu, K.J. Kuhn (Eds.), Cambridge University Press, 2015, pp. 301– 334.
- W.Porod, G.H. Bernstein, G.Csaba, X. Hu, J.J. Nahas, M.T. Niemier and A. Orlov, "Nanomagnet Logic (NML)," *Field-Coupled Nanocomputing*, N.G. Anderson and S. Bhanja (Eds.), Springer, 2014, pp. 21–32.
- R.F. Barrett, S. Borkar, S.S. Dosanjh, S.D. Hammond, M.A. Heroux, X. Hu, J. Luitjens, S.G. Parker, J. Shalf and L. Tang, "On the Role of Co-design in High Performance Computing," *Transition of HPC Towards Exascale Computing*, E.H. D'Hollander, J.J. Dongarra, I. Foster, L. Grandinetti and G.R. Joubert (Eds.), IOS Press, November 2013, pp 141–155.
- Y. Zhang<sup>\*</sup>, X. Hu and D.Z. Chen, "Energy Minimization in Multiprocessor Real-Time Systems," Handbook of Energy-Aware and Green Computing, I. Ahmad and S. Ranka (Eds.), CRC Press, January 2012, pp 519–542.
- G. Quan<sup>\*</sup> and X. Hu, "Minimum Energy Fixed-Priority Scheduling for Variable Voltage Processors," Design, Automation, and Test in Europe The Most Influential Papers of 10 Years DATE, R. Lauwereins and J. Madsen (Eds.), Springer, March 2008, pp. 313–324.
- X. Hu and G. Quan<sup>\*</sup>, "Fundamentals of Power-Aware Scheduling," *Embedded Processor and System Design A Low Power Perspective*, J. Henkel and S. Parameswaran (Eds.), Kluwer Academic Publishers, 2007, pp. 219–229.
- G. Quan<sup>\*</sup> and X. Hu, "Static DVFS Scheduling," Embedded Processor and System Design A Low Power Perspective, J. Henkel and S. Parameswaran (Eds.), Kluwer Academic Publishers, 2007, pp. 231-242.
- G.W. Greenwood, X. Hu and J.G. D'Ambrosio, "Fitness functions for multiple objective optimization problems: Combining preferences with Pareto rankings," *Foundations of Genetic Algorithms*, R. Belew and M. Vose (Eds.), Morgan-Kaufmann, 1997, pp. 437–455.

# Refereed Journal Articles (published or accepted for publication)

- Q. Huang, D. Reis<sup>\*</sup>, C. Li, D. Gao, M. T. Niemier, X. Hu, M. Imani, X. Yin, C. Zhuo, "Computing-in-emory using ferroelectrics: from single- to multi-input logic,? accepted to the Special Issue on Near-Memory and In-Memory Processing, *IEEE Design & Test of Computers*, 2021.
- W. Jiang, Q. Lou<sup>\*</sup>, Z. Yan<sup>\*</sup>, L.Yang, J. Hu, X. Hu and Y. Shi "Device-circuit-architecture coexploration for computing-in-memory neural accelerators," accepted to *IEEE Transactions on Computers (IEEE TC)*, 2020.

Student or postdoctoral fellow advised or co-advised by X. Sharon Hu.

- L. Li, J. Zhou\*, M. Chen, T. Wei and X. Hu, "Learning-based modeling and optimization for real-time system availability," accepted to Special Issue on Machine-Learning Architectures and Accelerators, *IEEE Transactions on Computers (IEEE TC)*, 2020.
- T. Zhang<sup>\*</sup>, T. Gong, S. Han, Q. Deng and X. Hu, "Fully distributed packet scheduling framework for handling disturbances in lossy real-time wireless networks," *IEEE Transactions on Mobile Computing (IEEE TMC)*, Vol. 20, No. 2, 2021, pp. 502–518.
- B. Wu\*, Z. Wang, Y. Li, Y. Wang, D. Liu, W. Zhao and X. Hu, "A NAND-SPIN based magnetic ADC," *IEEE Transactions on Circuits and Systems II: Express Briefs (IEEE TCAS II)*, Vol. 68, No. 2, 2020, pp. 617–621.
- X. Xu, X. Zhang, B. Yu, X. Hu, C. Rowen, J. Hu and Y. Shi, "DAC-SDC low power object detection challenge for UAV applications," *IEEE Transactions on Pattern Analysis and Machine Intelligence (IEEE PAMI)*, Vol. 43, No. 2, 2021, pp. 392–403.
- R. Rajaei<sup>\*</sup>, M. M. Sharifi<sup>\*</sup>, A. Kazemi<sup>\*</sup>, M. Niemier and X. Hu, "Compact single-phase-search multi-state content addressable memory design using 1 FeFET/cell," *IEEE Transactions on Elec*tron Devices (*IEEE TED*), Vol. 68, No. 1, 2021, pp. 109–117.
- Y. Xi, H. Wu, B. Gao, J. Tang, A. Chen, M.-F. Chang, X. Hu, J. Van der Spiegel and H. Qian, "In-memory learning with analog resistive switching memory: a review and perspective," *Proceedings of the IEEE*, Vol. 109, No. 1, 2021, pp. 14–42.
- P. Wu, D. Reis<sup>\*</sup>, X. Hu and J. Appenzeller, "Two-dimensional transistors with reconfigurable polarities for secure circuits," *Nature Electronics*, Vol. 4, 2021, pp. 45–53.
- D. Gao, D. Reis<sup>\*</sup>, X. Hu and C. Zhuo, "Eva-CiM: a system-level performance and energy evaluation framework for computing-in-memory architectures," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 39, No. 12, pp. 5011–5024, 2020.
- Y. Ding, W. Jiang, Q. Lou<sup>\*</sup>, J. Liu, J. Xiong, X. Hu, X. Xu, and Y. Shi, "Hardware design and the competency awareness of a neural network," *Nature Electronics*, Vol. 3, 2020, pp. 514–523.
- F. Molnàr, S.R. Kharel, X. Hu and Z. Toroczkai, "Accelerating a continuous-time analog SAT solver using GPUs," *Computer Physics Communications*, Vol. 256, 2020, 107469.
- D.Y. Zhang, Y. Ma<sup>\*</sup>, X. Hu and D. Wang, "Towards privacy-aware task allocation in social sensing based edge computing systems," *IEEE Internet of Things Journal (IEEE IoT-J)*, Vol. 7, No. 12, 2020, pp. 11384–11400.
- 14. B. Wu\*, C. Wang, Z. Wang, Y. Wang, D. Zhang, D. Liu, Y. Zhang and X. Hu, "Field-free 3T2SOT MRAM for non-volatile cache memories," *IEEE Transactions on Circuits and Systems* I (IEEE TCAS I), Vol. 67, No. 12, 2020, pp. 4660–4669.
- D. Reis\*, J. Takeshita, T. Jung, M. Niemier and X. Hu, "Computing-in-Memory for performance and energy efficient homomorphic encryption," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 28, No. 11, 2020, pp. 2300–2313.
- H. Wang, N. C. Audsley, X. Hu and W. Chang, "Meshed Bluetree: Time-predictable multimemory interconnect for multi-core architectures," *IEEE Transactions on Computer-Aided Design* of Integrated Circuits and Systems (IEEE TCAD), Vol. 39, No. 11, 2020, pp. 3787-3798.

- Y. Ma\*, J. Zhou\*, T. Chantem\*, R. Dick, S. Wang and X. Hu, "Improving reliability of real-time embedded systems on integrated CPU and GPU platforms," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 39, No. 10, 2020, pp. 2218-2229.
- M. Imani, X. Yin\*, J. Messerly, S. Gupta, M. Nemier, X. Hu and T. Rosing, "SearcHD: A memory-centric hyperdimensional computing with stochastic training," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 39, No. 10, 2020, pp. 2422-2433.
- C. Leng, Y. Qiao, X. Hu and H. Wang, "Co-Scheduling aperiodic real-time tasks with end-to-end firm and soft deadlines in two-stage systems," *Real-Time Systems (RTS)*, Vol. 56, 2020, pp. 56, 391–451.
- 20. Y. Ding, W. Jiang, Q. Lou<sup>\*</sup>, J. Liu, J. Xiong, X. Hu, X. Xu, and Y. Shi, "Hardware design and the competency awareness of a neural network," *Nature Electronics*, Vol. 3, 2020, pp. 514–523.
- 21. B. Wu\*, P. Dai, Z. Wang, C. Wang, Y. Wang, J. Yang, Y. Cheng, D. Liu, Y. Zhang, W. Zhao and X. Hu, "Bulkyflip: A NAND-SPIN based last-level cache with bandwidth-oriented write management policy," *IEEE Transactions on Circuits and Systems I: Regular Papers (IEEE TCAS I)*, Vol. 67, No. 1, 2020, pp. 108–120.
- 22. X. Chen\*, S. Datta, X. Hu, M. Jerry, A.Laguna\*, K. Ni, M. Niemier, D. Reis\*, X. Sun, P. Wang, X.Yin\* and S. Yu, "The impact of ferroelectric FETs on digital and analog circuits and architectures," *IEEE Design & Test*, Vol. 37, No. 1, 2020, pp. 79–99.
- X. Yin\*, C. Li, Q. Huang, L. Zhang, M. Niemier, X. Hu, C. Zhuo and K. Ni, "FeCAM: A universal compact digital and analog content addressable memory using ferroelectric," *IEEE Transactions* on *Electron Devices (IEEE TED)*, Vo. 67, No. 7, 2020, pp. 2785-2792.
- J. Chen, H. Wu, B. Gao, J. Tang, X. Hu and H. Qian, "A parallel multi-bit programming scheme with high precision for RRAM-based neuromorphic systems," *IEEE Transactions on Electron Devices (IEEE TED)*, Vol. 67, No. 5, 2020, pp. 2213–2217.
- Y.Ma<sup>\*</sup>, J. Zhou, T. Chantem<sup>\*</sup>, R. Dick, S. Wang and X. Hu, "On-line resource management for improving reliability of real-time systems on "Big-Little" type MPSoCs," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 39, No. 1,2020, pp. 88–100.
- 26. T. Zhang\*, T. Gong, S. Han, Q. Deng and X. Hu, "Distributed dynamic packet scheduling framework for handling disturbances in real-time wireless networks," *IEEE Transactions on Mobile Computing (IEEE TMC)*, Vol. 18, No. 11, 2019, pp. 2502–2517.
- 27. C. Pan, Q. Lou\*, M. Niemier, X. Hu and A. Naeemi, "Energy-efficient convolutional neural network based on cellular neural network using beyond-CMOS technologies," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits (IEEE JxCDC)*, Vol. 5, No. 2, 2019, pp. 85–93.
- J. Zhou\*, X. Zhou, J. Sun, T. Wei, M. Chen, S. Hu and X. Hu, "Resource management for improving soft-error and lifetime reliability of real-time MPSoCs" *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 38, No. 12, 2019, pp. 2215–2228.

- D. Reis\*, M. Niemier and X. Hu, "A computing-in-memory engine for searching on homomorphically encrypted data," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits (IEEE JxCDC)*, Vol. 5, No. 2, 2019, pp. 123–131.
- 30. D. Reis\*, K. Ni, W. Chakraborty, X. Yin\*, M. Trentzsch, S. Dünkel, J. Müller, S. Beyer, S. Datta, M. Niemier and X. Hu, "Design and analysis of an ultra-dense, low-leakage and fast FeFET-based random access memory array," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits (IEEE JxCDC)*, Vol. 5, No. 2, 2019, pp. 103–112.
- A. Stephan, Q. Lou<sup>\*</sup>, M. Niemier, X. Hu and S. Koester, "Nonvolatile spintronic memory cells for neural networks," *IEEE Journal on Exploratory Solid-State Computational Devices and Circuits* (*IEEE JxCDC*), Vol. 5, No. 2, 2019, pp. 67–73.
- 32. K. Ni, X. Yin<sup>\*</sup>, A. Laguna<sup>\*</sup>, S. Joshi, S. Dünkel, M. Trentzsch, J. Müeller, S. Beyer, W. Taylor, M. Niemier, X. Hu and S. Datta, "Ferroelectric ternary content addressable memory for one-shot learning," *Nature Electronics*, Vol. 2, No. 11, 2019, pp 521–529.
- A. Chen, S. Datta, X. Hu, M. Niemier, T. Simunic Rosing and J. J. Yang, "A survey on architecture advances enabled by emerging beyond-CMOS technologies," *IEEE Design & Test*, Vol. 36, No. 3, 2019, pp. 46–68.
- 34. J. Zhou\*, X. Hu, Y. Ma\*, J. Sun, T. Wei and S. Hu, "Improving availability of multicore real-time systems suffering both permanent and transient faults," *IEEE Transactions on Computers (IEEE TC)*, Vol.68, No. 12, 2019, pp. 1785–1801.
- 35. Q. Lou\*, C. Pan, J. Mcguinness, A. Horvath, A. Naeemi, M Niemier and X. Hu, "A mixed signal architecture for convolutional neural networks," ACM Journal on Emerging Technologies in Computing Systems (ACM JETC), Vo. 15, No. 2, 2019, Article No. 19.
- 36. X. Yin\*, K. Ni, D. Reis, S. Datta, M. Niemier and X. Hu, "An ultra-dense 2FeFET TCAM design based on a multi-domain FeFET model," *IEEE Transactions on Circuits and Systems II: Express* Briefs (IEEE TCAS II), Vol. 66, No. 9, 2019, pp. 1577–1581.
- 37. X. Chen\*, D. Chen, Y. Han and X. Hu, "moDNN: Memory optimal deep neural network training on Graphics Processing Units," *IEEE Transactions on Parallel and Distributed Systems (IEEE TPDS)*, Vol. 30, No. 3, 2019, pp. 646–661.
- X. Yin\*, X. Chen\*, M. Niemier and X. Hu, "Ferroelectric FETs based nonvolatile logic-in-memory circuits," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 27, No. 1, 2019, pp. 159–172.
- 39. L. Li, P. Cong, K. Cao, J. Zhou\*, T. Wei, M. Chen, S. Hu and X. Hu, "Game theoretic feedback control for reliability enhancement of EtherCAT-based networked systems," *IEEE Transactions* on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD), Vol. 38, No. 9, 2019, pp. 1599–1610.
- 40. K. Cao, J. Zhou\*, T. Wei, M. Chen, S. Hu and X. Hu, "Affinity-driven modeling and task scheduling for makespan optimization in heterogeneous multiprocessor systems considering reliability and temperature," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems* (*IEEE TCAD*), Vol. 38, No. 7, 2019, pp. 1189–1202.

- 41. X. Chen\*, K. Ni, M. Niemier, Y. Han, S. Datta and X. Hu, "Power and area efficient FPGA building blocks based on ferroelectric FETs," *IEEE Transactions on Circuits and Systems I: Regular Papers (IEEE TCAS I)*, Vol. 66, No. 5, 2019, pp. 1780–1793.
- X. Hu and M. Niemier, "Cross-layer efforts for energy-efficient computing—Towards peta operations per second per watt," Frontiers of Information Technology & Electronic Engineering, Vol. 19, No. 10, 2018, pp. 1209–1223.
- 43. M. Jerry, S. Dutta, A. Kazemi, K. Ni, J. Zhang, P.-Y. Chen, P. Sharma, S. Yu, X. Hu, M. Niemier and S. Datta, "A ferroelectric field effect transistor based synaptic weight cell," *Journal of Physics D: Applied Physics*, Vol. 51, No. 43, 2018, pp. 434001.
- 44. R. Perricone<sup>\*</sup>, X. Hu, J. Nahas, and M. Niemier, "Can beyond CMOS devices illuminate dark silicon," *Communications of the ACM (CACM) (ACM CACM)*, Vol. 61, No. 9, 2018, pp. 60–69.
- 45. T. Wei, J. Zhou, K. Cao, P. Cong, M. Chen, G. Zhang, X. Hu and J. Yan, "Cost-constrained QoS optimization for approximate computation real-time tasks in heterogeneous MPSoCs," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 37, No. 9, 2018, pp. 1733–1746.
- 46. X. Yin<sup>\*</sup>, B. Sedighi, M. Varga, M. Ercsey-Ravasz, Z. Toroczkai and X. Hu, "Efficient analog circuits for Boolean satisfiability," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 26, No. 1, 2018, pp. 155–167.
- 47. X. Xu, Y. Ding, X. Hu, M. Niemier, J. Cong, Y. Hu and Y. Shi, "Scaling for edge inference of deep neural networks," *Nature Electronics*, Vol. 1, No. 4, 2018, pp. 216–222.
- 48. T. Wu, Y. Liu, D. Zhang, J. Li, X. Hu, C. J. Xue and H. Yang. "DVFS based long-term task scheduling for dual-channel solar-powered sensor nodes," *IEEE Transactions on VLSI Systems* (*IEEE TVLSI*), Vol. 25, No. 11, 2017, pp. 2981–2994.
- Y. Ma<sup>\*</sup>, T. Chantem<sup>\*</sup>, R.P. Dick and X. Hu, "Improving system-level lifetime reliability of multicore soft real-time systems," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 25, No. 6, 2017, pp. 1895–1905.
- Y. Bi, K. Shamsi, J. Yuan, Y. Jin, M.T. Niemier and X. Hu, "Tunnel FET current mode logic for DPA resilient circuit designs," *IEEE Transactions on Emerging Topics in Computing (IEEE TETC)*, Vol. 5, No. 3, 2017, pp. 340–352.
- L. Tang<sup>\*</sup>, X. Hu, R. Barrett and J Cook, "PeaPaw: Performance and energy aware partitioning of workload on heterogeneous platforms," ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), Vol. 22, No. 3, 2017, pp. 41:1–41:26.
- 52. J. Fernandez-Berni, M. Niemier, X. Hu, H. Lu, W. Li, P. Fay, R. Carmona-Galan and A. Rodriguez-Vazquez, "TFET-based well capacity adjustment in active pixel sensor for enhanced high dynamic range," *Electronic Letters*, Vol. 53, No. 9, 2017, pp. 622–624.
- 53. T. Liu, H. Guo, S. Parameswaran and X. Hu, "iCETD: An improved tag generation design for memory data authentication in embedded processor systems," *Integration, the VLSI Journal*, Vol. 56, pp. 96–104, 2017.

- 54. Y. Bi, K. Shamsi, P.E. Gaillardon, G.de Micheli, X. Yin\*, X. Hu, M.T. Niemier, J. Yuan and Y. Jin, "Emerging technology based design of primitives for hardware security," ACM Journal on Emerging Technologies in Computing (ACM JETC), Vo. 13, No. 1, 2016, pp. 3:1–3:19.
- 55. J. Zhou\*, T. Wei, M. Chen, J. Yan, X. Hu and Y. Ma\*, "Thermal-aware task scheduling for energy minimization in heterogeneous real-time MPSoC systems," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 35, No. 8, 2016, pp. 1269– 1282.
- 56. D. Zhang, S. Li, Y. Liu, X. Hu, X. He, Y. Zhang, P. Zhang and H. Yang, "A C2RTL framework supporting partition, parallelization, and FIFO sizing for streaming applications," ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), Vol. 21, No. 2, 2016, pp. 19:1–19:32.
- 57. R. Perricone<sup>\*</sup>, Y. Liu<sup>\*</sup>, A. Dingler<sup>\*</sup>, X. Hu and Michael Niemier, "Design of stochastic computing circuits using nanomagnetic logic," *IEEE Transactions on Nanotechnology (IEEE TNANO)*, Vol. 15, No. 2, 2016, pp. 179–187.
- K. Xiao\*, X. Hu, B. Zhou\* and D.Z. Chen, "Shell: A spatial decomposition data structure for ray traversal on GPU," *IEEE Transactions on Computers (IEEE TC)*, Vol. 65, No. 1, 2016, pp. 230–243.
- S. Hong<sup>\*</sup>, T. Chantem<sup>\*</sup> and X. Hu, "Local-deadline assignment for distributed real-time systems," IEEE Transactions on Computers (IEEE TC), Vol. 64, No. 7, 2015, pp. 1983–1997.
- F.A. Shah, G. Csaba, M.T. Niemier, X. Hu, W. Porod and G. Bernstein, "Error analysis for ultra dense nanomagnet logic circuits," *Journal of Applied Physics (JAP)*, Vol. 117, No. 17, 2015, 17A906.
- C. Leng, Y. Qiao, X. Hu and H. Wang, "Utilization-based admission control for aperiodic tasks under EDF scheduling," *Real-Time Systems*, Vol. 51, No. 1, 2015, pp. 36–76.
- B. Sedighi<sup>\*</sup>, X. Hu, H. Liu, J.J. Nahas and M.T. Niemier, "Analog circuit design using tunnel-FETs," *IEEE Transactions on Circuits and Systems I (IEEE TCAS I)*, Vol. 62, No. 1, 2015, pp. 39–48.
- B. Sedighi<sup>\*</sup>, X. Hu, J.J. Nahas and M.T. Niemier, "Nontraditional computation using beyond-CMOS tunneling devices," *IEEE Journal of Emerging and Selected Topics in Circuits and Systems* (*IEEE JETCAS*), Vol. 4, No. 4, 2014, pp. 438–449.
- 64. Y. Wang, Y. Liu, S. Li, X. Sheng, D. Zhang, M.-F. Chiang, B. Sai, X. Hu and H. Yang, "PaCC: a parallel compare and compress codec for area reduction in nonvolatile processors," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 22, No. 7, 2014, pp. 1491–1505.
- A. Papp, M.T Niemier, A. Csurgay, M. Becherer, S. Breitkreutz, J. Kiermaier, I. Eichwald, X. Hu, X. Ju, W. Porod and G. Csaba, "Threshold gate based circuits from Nanomagnetic Logic," *IEEE Transactions on Nanotechnology (IEEE TNANO)*, Vol. 13, No. 5, 2014, pp. 990–996.
- B. Zhou\*, K. Xiao\*, D.Z. Chen and X. Hu, "GPU-optimized volume raytracing for massive numbers of rays," ACM Transactions on Embedded Computing Systems (ACM TECS), Vol. 13, No. 3, December 2013, pp. 42:1–42:17.

- B. Zhou\*, X. Hu, D.Z. Chen and C.X. Yu, "Accelerating radiation dose calculation: a multi-FPGA solution," ACM Transactions on Embedded Computing Systems(ACM TECS), Vol. 13, No. 1s, November 2013, pp. 33:1–33:25.
- M.A. Siddiq, M.T. Niemier, G. Csaba, A.O. Orlov, X. Hu, W. Porod and G.H. Bernstein, "A nanomagnet logic field-coupled electrical input," *IEEE Transaction on Nanotechnology (IEEE TNANO)*, Vol. 12, No. 5, September 2013, pp. 734–742.
- P. Li, G. Csaba, M.T. Niemier, X. Hu, J. Nahas, W. Porod and G.H. Bernstein, "Power reduction in nanomagnet logic clocking through high permeability dielectrics," *Journal of Applied Physics* (*JAP*), Vol. 113, No. 17, May, 2013, pp. 17B906–17B906-3.
- 70. S. Liu\*, X. Hu, M.T. Niemier, J.J. Nahas, G. Csaba, G.H. Bernstein and W. Porod, "Exploring the design of the magnetic-electrical interface for nanomagnet logic," *IEEE Transaction on Nanotechnology (IEEE TNANO)*, Vol. 12, No. 2, March 2013, pp. 203–214.
- 71. K. Xiao\*, D.Z. Chen, X. Hu and B. Zhou\*, "Efficient implementation of the 3D-DDA ray traversal algorithm on GPU and its application in radiation dose calculation," *Medical Physics*, Vol 39, No. 12, Dec. 2012, pp. 7619–7625.
- 72. P. Li, V.K. Sankar, G. Csaba, X. Hu, M. Niemier, W. Porod and G.H. Bernstein, "Magnetic properties of enhanced permeability dielectrics for nanomagnetic logic circuits," *IEEE Transactions* on Magnetics, Vol. 48, No. 11, Nov. 2012, pp. 3292–3295.
- 73. P. Li, G. Csaba, V.K. Sankar, X. Ju, E. Varga, P. Lugli, X. Hu, M. Niemier, W. Porod and G.H. Bernstein, "Direct measurement of magnetic coupling between nanomagnets for nanomagnetic logic applications," *IEEE Transactions on Magnetics*, Vol. 48, No. 11, Nov. 2012, pp. 4402–4405.
- 74. P. Li, G. Csaba, V.K. Sankar, X. Ju, P. Lugli, X. Hu, M. Niemier, W. Porod, G.H. Bernstein, "Switching behavior of lithographically fabricated nanomagnets for logic applications," *Journal of Applied Physics (JAP)*, Vol. 111, No. 7, April 2012, pp. 07B911–07B911-3.
- M.T. Alam, S. Kurtz<sup>\*</sup>, M.A. Siddiq, M.T. Niemier, G.H. Bernstein, X. Hu and W. Porod, "Onchip clocking of nanomagnet logic lines and gates," *IEEE Transaction on Nanotechnology (IEEE TNANO)*, Vol. 11, No. 2, March 2012, pp. 273–286.
- 76. M. Niemier, E. Varga, G.H. Bernstein, W. Porod, M.T. Alam, A. Dingler<sup>\*</sup>, A. Orlov and X. Hu, "Shape engineering for non-majority boolean gate designs with nanomagnet logic," *IEEE Transactions on Nanotechnology (IEEE TNANO)*, Vol. 11, No. 2, March 2012, pp. 220–230.
- 77. M. Crocker\*, M. Niemier and X. Hu, "A reconfigurable PLA architecture for nanomagnet logic," ACM Journal on Emerging Technologies in Computing Systems (ACM JETC), Vol. 8, No. 1, February 2012, pp. 1:1–1:25.
- 78. M. T. Niemier, G. H. Bernstein, G. Csaba, A. Dingler<sup>\*</sup>, X. Hu, S. Kurtz, S. Liu, J. Nahas, W. Porod, M.A. Siddiq and E. Varga, "Nanomagnet logic: progress toward system-level integration," *Journal of Physics: Condensed Matter*, Vol. 23, No. 49, December 2011, pp. 493202 (35 pages).
- T. Chantem<sup>\*</sup>, X. Hu and R.P. Dick, "Temperature-aware scheduling and assignment for hard real-time applications on MPSoCs," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 19, No. 10, October 2011, pp. 1884–1897.

- S. Liu\*, X. Hu, J.J. Nahas, M. Niemier, W. Porod and G.H. Bernstein, "Magnetic-electrical interface for nanomagnet logic," *IEEE Transactions on Nanotechnology (IEEE TNANO)*, Vol. 10, No. 4, July 2011, pp. 757–763.
- N. Bansal, D.Z. Chen, D. Coppersmith, X. Hu, S. Luan, E. Misiolek, B. Schieber and C. Wang, "Shape rectangularization problems in intensity-modulated radiation therapy," *Algorithmica*, Vol. 60, No. 2, June 2011, pp. 421–450.
- J. Yi, C. Poellabauer, X. Hu and and L. Zhang, "Minimum bandwidth reservations for periodic streams in wireless real-time systems," *IEEE Transactions on Mobile Computing (IEEE TMC)*, Vol. 10, No. 4, April 2011, pp. 479–490.
- 83. S. Kurtz\*, E. Varga, M. Niemier, W. Porod, X. Hu and G. H. Bernstein, "Non-majority magnetic logic gates: a review of experiments and future prospects for 'shape-based' logic," invited, *Journal* of Physics: Condensed Matter, Vol. 23, No. 5, February 2011, pp. 053202 (13 pages).
- 84. A. Dingler\*, M. Niemier, X. Hu and E. Lent\*, "Performance and energy impact of locally controlled NML circuits," ACM Journal on Emerging Technologies in Computing Systems (ACM JETC), Vol. 7, No. 1, January 2011, pp. 2:1–2:24.
- B. Zhou<sup>\*</sup>, C.Y. Yu, D.Z. Chen and X. Hu "GPU-accelerated Monte Carlo convolution/superposition implementation for dose calculation," *Medical Physics*, Vol 37, No. 11, Nov. 2010, pp. 5593–5603.
- E. Varga, A. Orlov, M. Niemier, X. Hu, G.H. Bernstein and W. Porod, "Experimental demonstration of fanout for nanomagnetic logic," *IEEE Transactions on Nanotechnology (IEEE TNANO)*, Vo. 9, No. 6, pp. 668–670, 2010.
- J. Yi, C. Poellabauer, X. Hu, T. Chantem<sup>\*</sup> and L. Zhang, "Dynamic channel reservations for wireless multihop communications," *Mobile Computing and Communications Review*, Vol. 14, No. 3, July 2010, pp. 43–45.
- M.T. Alam, M.A. Siddiq, G.H. Bernstein, M. Niemier, W. Porod and X. Hu, "On-chip clocking for nanomagnet logic devices," *IEEE Transactions on Nanotechnology (IEEE TNANO)*, Vol. 9, No. 3, May 2010, pp. 348–351.
- Y. Yu, S. Ren and X. Hu, "A metric for quantifying similarity between timing constraint sets in real-time systems," ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), Vol. 9, No. 4, April 2010, pp. 33:1–33:24.
- M. Crocker<sup>\*</sup>, X. Hu and M. Niemier, "Defects and faults in QCA-Based PLAs", ACM Journal on Emerging Technologies in Computing Systems (ACM JETC), Vol. 5, No. 2, July 2009, pp. 8:1– 8:27.
- 91. G. Quan<sup>\*</sup>, L. Niu, B. Mochocki<sup>\*</sup> and X. Hu, "Fixed-priority scheduling to reduce both the dynamic and leakage energy on variable voltage processors," *International Journal of Embedded Systems*, a special issue on low-power real-time embedded computing, Vol. 4, No. 2, 2009, pp. 127– 140.
- 92. T. Chantem<sup>\*</sup>, X. Hu and M.D. Lemmon, "Generalized elastic scheduling for real-time tasks," *IEEE Transactions on Computers (IEEE TC)*, Vol. 58, No. 4, April 2009, pp. 480–495.

- 93. P. Kalla\*, X. Hu and J. Henkel, "A flexible framework for communication evaluation in SoC design," the Special Issue of *International Journal of Parallel Programming (IJPP)*, Vol. 36, No. 5, October 2008, pp. 457–477.
- 94. M. Crocker\*, X. Hu, M. Niemier, M. Yan and G. Bernstein, "PLAs in Quantum-dot Cellular Automata," *IEEE Transactions on Nanotechnology (IEEE TNANO)*, Vol. 7, No. 3, May 2008, pp. 376–386.
- 95. D.Z. Chen, X. Hu, S. Luan, C. Wang and X. Wu, "Mountain Reduction, Block Matching, and Applications in Intensity-Modulated Radiation Therapy," an invited paper to the Special Issue of International Journal of Computational Geometry and Applications (IJCGA) on Selected Papers from the 21st Annual ACM Symp. on Computational Geometry (SCG), Vol. 18, No. 1/2, April 2008, pp. 63–106.
- 96. M. Crocker<sup>\*</sup>, M.T. Niemier, X. Hu and M. Lieberman, "Molecular QCA design with chemically reasonable constraints," ACM Journal on Emerging Technologies in Computing Systems (ACM JETC), Vol. 4, No. 2, April 2008, pp. 9:1–9:21.
- 97. A. Chaudhary, D.Z. Chen, X. Hu, M.T. Niemier, R. Ravichandran and K. Whitton, "Fabricatable Interconnect and Molecular QCA Circuits," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 26, No. 11, November 2007, pp. 1978–1991.
- 98. G. Quan<sup>\*</sup> and X. Hu, "Energy efficient DVS schedule for fixed-priority real-time systems," ACM Transactions on Embedded Computing Systems (ACM TECS), Vol. 6, No. 4, September 2007, pp. 29:1–29:31.
- 99. B. Mochocki\*, X. Hu and G. Quan\*, "Transition overhead aware voltage scheduling for fixedpriority real-time systems," ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), Vol. 12, No. 2, April 2007, pp. 11:1–11:26.
- 100. G. Quan<sup>\*</sup>, G. Greenwood, D. Liu<sup>\*</sup> and X. Hu, "Searching for multiobjective preventive maintenance schedules: Combining preferences with evolutionary algorithms," *European Journal of Operational Research*, Vol. 177, No. 3, March 2007, pp. 1969–1984.
- 101. D.Z. Chen, X. Hu, S. Luan, C. Wang, S.A. Naqvi, and C.X. Yu, "Generalized geometric approaches for leaf sequencing problems in radiation therapy," An invited paper to the Special Issue of International Journal of Computational Geometry and Applications (IJCGA) on Selected Papers from the 15th Annual International Symposium on Algorithms and Computation (ISAAC), Hong Kong, December 2004, Vol. 16, No 2-3, June 2006, pp. 175–204.
- 102. S. Luan, C. Wang, D.Z. Chen, X. Hu, S.A. Naqvi, X. Wu, and C.X. Yu, "An improved MLC segmentation algorithm and software for step-and-shoot IMRT delivery without tongue-and-groove error," *Medical Physics*, Vol. 33, Issue 5, May 2006, pp. 1199–1212.
- 103. D. Liu\*, X. Hu, M. Lemmon and Q. Ling, "Firm real-time system scheduling based on a novel QoS constraint," *IEEE Transactions on Computers (IEEE TC)*, Vol. 55, No. 3, March 2006, pp. 320–333.
- 104. P. Kalla<sup>\*</sup>, X. Hu and J. Henkel, "DRU: An enhancement to instruction cache replacement policies for transition energy reduction," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 14, No. 1, January 2006, pp. 69-80.

- 105. D.Z. Chen, X. Hu, S. Luan, X. Wu, and C.X. Yu, "Optimal terrain construction problems and applications in intensity-modulated radiation therapy," an invited paper in the Special Issue of *Algorithmica* on Selected Papers from the *Tenth Annual European Symposium on Algorithms* (2002), Vol. 42, No. 3-4, June 2005, pp. 265–288.
- 106. Z. Wang\* and X. Hu, "Energy-aware variable partitioning and instruction scheduling for multibank memory architectures," ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), Vol. 10, No. 2, 2005, pp. 369–388.
- 107. D.Z. Chen, X. Hu, S. Luan, C. Wang and X. Wu, "Geometric algorithms for static leaf sequencing problems in radiation therapy," an invited paper in the Special Issue of the International Journal of Computational Geometry and Applications (IJCGA) on Selected Papers from the 19th Annual ACM Symposium on Computational Geometry (2003), Vol. 14, No. 5, 2005, pp. 311–339.
- 108. B. Mochocki<sup>\*</sup>, X. Hu and G. Quan<sup>\*</sup>, "A unified approach to variable voltage scheduling for nonideal DVS processors," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and* Systems (IEEE TCAD), Vol. 23, No. 9, 2004, pp. 1370–1377.
- 109. S. Luan, C. Wang, D.Z. Chen, X. Hu, S. A. Naqvi, C.X. Yu and C.L. Lee, "A new MLC segmentation algorithm/software for step-and-shoot IMRT delivery," *Medical Physics*, Vol. 31, No. 4, 2004, pp. 695–707.
- 110. G. Quan\* and X. Hu, "Minimal energy fixed-priority scheduling for variable voltage processors," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 22, No. 8, 2003, pp. 1062–1071.
- D.Z. Chen, X. Hu and J. Xu, "Computing optimal beams in two and three dimensions," *Journal of Combinatorial Optimization*, Vol. 7, No. 2, 2003, pp. 111–136.
- 112. D.Z. Chen, X. Hu, O. Daescu and J. Xu, "Finding an optimal path without growing the tree," an invited paper in the Special Issue of *Journal of Algorithms* on Selected Papers from the *Sixth Annual European Symposium on Algorithms* (1998), Vol. 49, No. 1, 2003, pp. 13–41.
- 113. H. Liu\* and X. Hu, "Processor utilization bounds for real-time systems with precedence constraints," *Journal of Design Automation for Embedded Systems*, Special Issue on Design Methodologies and Tools for Real-Time Embedded Systems, Vol. 7, No. 1-2, 2002, pp. 89–113.
- 114. Y. Zhang<sup>\*</sup>, X. Hu and D.Z. Chen, "Efficient global register allocation for minimizing energy consumption," ACM SIGPLAN Notices, Vol. 37, No. 4, 2002, pp. 42–53. (SIGPLAN stands for the ACM Special Interest Group on Programming Languages.)
- 115. D.Z. Chen, X. Hu and X. Wu, "Optimal polygon cover problems and applications," an invited paper in the Special Issue of the International Journal of Computational Geometry and Applications (IJCGA) on Selected Papers from the Eleventh Annual International Symposium on Algorithms and Computation (ISAAC) (2000), Vol. 12, No. 4, 2002, pp. 309–338.
- 116. Y. Zhang<sup>\*</sup>, X. Hu and D.Z. Chen, "Cell selection from technology libraries for minimizing power," Integration, the VLSI Journal, Vol. 31, No. 2, 2002, pp. 133–158.
- 117. T. Zhou\*, X. Hu and E.H.-M. Sha, "Estimating probabilistic timing performance for real-time embedded systems," *IEEE Transactions on VLSI Systems (IEEE TVLSI)*, Vol. 9, No. 6, 2001, pp. 833–844.

- 118. D.Z. Chen, O. Daescu, X. Hu, X. Wu and J. Xu, "Determining an optimal penetration among weighted regions in two and three dimensions," *Journal of Combinatorial Optimization* for a Special Issue on Optimization Problems in Medical Applications, Vol. 5, No. 1, 2001, pp. 59–79.
- 119. X. Hu, D.Z. Chen and R. Sambandam<sup>\*</sup>, "Efficient list-approximation techniques for floorplan area minimization," ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), Vol. 6, No. 3, 2001, pp. 372–400.
- 120. R. Sambandam<sup>\*</sup> and X. Hu, "Multi-valued performance metrics for real-time embedded systems," with R. Sambandam, *Journal of Design Automation for Embedded Systems*, Vol. 5, No. 1, 2000, pp. 5–28.
- 121. C. Chantrapornchai, E.H.-M. Sha and X. Hu, "Efficient module selections for finding highly acceptable designs based on inclusion scheduling," *Journal of System Architectures (JSA)*, Vol. 46, No. 11, 2000, pp. 1047–1071.
- 122. C. Chantrapornchai, E.H.-M. Sha and X. Hu, "Efficient acceptable design exploration based on module utility selection," *IEEE Transactions on Computer-Aided Design of Integrated Circuits* and Systems (*IEEE TCAD*), Vol. 19, No. 1, 2000, pp. 19–29.
- 123. G.W. Greenwood and X. Hu, "On the use of random walks to estimate correlation in fitness landscapes," *Journal of Computational Statistics and Data Analysis*, Vol. 28, No. 2, January 1998, pp. 131–137.
- 124. X. Hu and G.W. Greenwood, "An evolutionary approach to hardware/software partitioning," IEE Proceedings-Computers and Digital Techniques, Special Issue on Hardware/Software Codesign for Embedded Systems, Vol. 145, No. 3, May 1998, pp. 203–209.
- 125. G.W. Greenwood and X. Hu, "Are landscapes for constrained optimization problems statistically isotropic?" *Physica Scripta*, Vol. 57, 1998, pp. 321–323.
- 126. X. Hu and J.G. D'Ambrosio, "Hardware/software partitioning for real-time embedded systems," Journal of Design Automation for Embedded Systems, Vol. 2, No. 3/4, May 1997, pp. 339–358.
- 127. D.Z. Chen and X. Hu, "Fast and efficient operations on parallel priority queues," *Parallel Processing Letters*, Vol. 6, No. 4, December 1996, pp. 451–467.
- 128. X. Hu, S.C. Bass and R.G. Harber, "Minimizing the number of delay buffers in the synchronization of pipelined systems," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and* Systems (IEEE TCAD), Vol. 13, No. 12, December 1994, pp. 1441–1449.
- J.G. D'Ambrosio, X. Hu, B.T. Murray and D. Tang, "Codesign of architectures for automotive powertrain modules," *IEEE Micro*, August 1994, pp. 17–25.
- X. Hu, S.C. Bass and R.G. Harber, "An efficient implementation of singular value decomposition rotation transformation with CORDIC processors," *Journal of Parallel and Distributed Computing* (*JPDC*), Vol. 17, April 1993, pp. 360–362.
- 131. X. Hu, R.G. Harber and S.C. Bass, "Expanding the range of convergence of the CORDIC algorithm," with R.G. Harber and S.C. Bass, *IEEE Transactions on Computers (IEEE TC)*, Vol. 40, No. 1, January 1991, pp. 13–21.

## Refereed Conference Papers (published or accepted for publication)

- 1. J. Wang, T. Zhang<sup>\*</sup>, D. Shen<sup>\*</sup>, **X. Hu** and S. Han, "APaS: An adaptive partition-based scheduling framework for 6TiSCH networks," accepted to *IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS)* (IEEE), April 2021.
- S. Thomann, C. Li, C. Zhuo, O. Prakash, X. Yin, X. Hu, Hussam Amrouch, "On the reliability of in-memory computing: impact of temperature on ferroelectric TCAM," accepted to *IEEE VLSI Test Symposium (VTS)* (IEEE), April 2021.
- 3. S. Mishra<sup>\*</sup>, D. Chen and **X. Hu**, "Objective-dependent uncertainty driven retinal vessel segmentation," accepted to *IEEE International Symposium on Biomedical Imaging (ISBI)* (IEEE), April 2021.
- 4. M. Li<sup>\*</sup> and X. Hu, "A quantization framework for neural network adaption at the edge," accepted to *Design Automation and Test in Europe (DATE)* (ACM/IEEE), 2021.
- 5. A.F. Laguna<sup>\*</sup>, A. Kazemi<sup>\*</sup>, M. Niemier and **X. Hu**, "In-memory computing based accelerator for transformer networks for long sequences," accepted to *Design Automation and Test in Europe* (*DATE*) (ACM/IEEE), 2021.
- 6. A. Kazemi<sup>\*</sup>, M.M. Sharifi<sup>\*</sup>, A.F. Laguna<sup>\*</sup>, F. Mueller, R. Rajaei<sup>\*</sup>, R. Olivo, T. Kaempfe, M. Niemier and X. Hu, "In-memory nearest neighbor s with FeFET multi-bit content-addressable memories," accepted to *Design Automation and Test in Europe (DATE)* (ACM/IEEE), 2021. (Nominated for the Best Paper Award.)
- D. Reis\*, A.F. Laguna\*, M. Niemier and X. Hu, "Attention-in-memory for few-shot learning with configurable ferroelectric FET arrays," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2021.
- 8. J. S.Takeshita, D. Reis<sup>\*</sup>, T. Gong, M. Niemier, **X. Hu** and T. Jung, "Algorithmic acceleration of B/FV-like somewhat homomorphic encryption for compute-enabled RAM," *Selected Areas in Cryptography*, 2020.
- A.F. Laguna<sup>\*</sup>, H. Gamaarachchi, X. Yin<sup>\*</sup>, M. Niemier, S. Parameswaran and X. Hu, "Seed-andvote based in-memory accelerator for DNA read mapping," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2020. Article No. 56, pp. 1–9.
- X. Dai, S. Zhao, Y. Jiang, X. Jiao, X. Hu and W. Chang, "Fixed-priority scheduling and controller co-design for time-sensitive networks," *International Conference on Computer Aided Design* (*ICCAD*) (ACM/IEEE), November 2020. Article No. 99, pp. 1–9.
- 11. A. Kazemi<sup>\*</sup>, R. Rajaei<sup>\*</sup>, K. Ni, S. Datta, M. Niemier and **X. Hu**, "A hybrid FeMFET-CMOS analog synapse circuit for neural network training and inference," *International Symposium on Circuits and Systems (ISCAS)* (IEEE), October 2020.
- 12. R. Rajaei<sup>\*</sup>, Y.-K. Lin, S. Salahuddin, M. Niemier and **X. Hu**, "Dynamic memory and sequential logic design using negative capacitance FinFETs," *International Symposium on Circuits and Systems (ISCAS)* (IEEE), October 2020.

- R. Rajaei\*, Y.K. Lin, S. Salahuddin, M. Niemier and X. Hu, "GC-eDRAM design using hybrid FinFET/NC-FinFET," ACM/IEEE International Symposium on Low Power Electronics and Design (ISLPED) (ACM/IEEE), August 2020, pp. 199–204.
- Q. Lou\*, T. Gao, P. Faley, M. Niemier, X. Hu and S. Joshi, "Embedding error correction into crossbars for reliable matrix vector multiplication using emerging devices," ACM/IEEE International Symposium on Low Power Electronics and Design (ISLPED) (ACM/IEEE), August 2020, pp. 139–144.
- A. Kazemi<sup>\*</sup>, C. Alessandri, A. C. Seabaugh, X. Hu, M. Niemier and S. Joshi, "A device nonideality resilient approach for mapping neural networks to crossbar arrays," ACM/IEEE Design Automation Conference (DAC) (ACM/IEEE), July 2020, pp. 1–6.
- S. Mishra\*, D. Chen and X. Hu, "A data-aware deep supervised method for retinal vessel segmentation," *IEEE International Symposium on Biomedical Imaging (ISBI)* (IEEE), April 2020, pp. 1254–1257.
- K. Ni, A. Gupta, O. Prakash, S. Thomann, X. Hu and H. Amrouch, "Impact of extrinsic variation sources on the device-to-device variation in Ferroelectric FET," *IEEE International Reliability Physics Symposium (IRPS)* (IEEE), March 2020 (5 pages).
- A. Gupta, K. Ni, O. Prakash, X. Hu and H. Amrouch, "Temperature dependence and temperatureaware sensing in Ferroelectric FET," *IEEE International Reliability Physics Symposium (IRPS)* (IEEE), March 2020 (5 pages).
- D. Reis<sup>\*</sup>, A.F. Laguna<sup>\*</sup>, M. Niemier and X. Hu, "A fast and energy efficient Computing-in-Memory architecture for few-shot learning applications," *Design Automation and Test in Europe* (*DATE*) (ACM/IEEE), March 2020, pp. 127–132.
- M.M. Sharifi<sup>\*</sup>, R. Rajaei<sup>\*</sup>, P. Cadareanu, P.-E. Gaillardon, Y. Jin, M. Niemier and X. Hu, "A novel TIGFET-based DFF design for improved resilience to power side-channel attacks," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2020, pp. 1253–1258.
- M. Li\*, X. Yin\*, X. Hu and C. Zhuo, "Nonvolatile and energy-efficient FeFET-based multiplier for energy-harvesting devices," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2020, pp. 562–567.
- 22. Y. Lin, Q. Zhang, J. Tang, B. Gao, C. Li, P. Yao, Z. Liu, J. Zhu, J. Lu, X. Hu, H. Qian and H. Wu, "Bayesian neural network realization by exploiting inherent stochastic behavior of analog RRAM," *IEEE International Electron Devices Meeting (IEDM)* (IEEE), 2019, pp. 14.6.1–14.6.4.
- I. Palit<sup>\*</sup>, Q. Lou<sup>\*</sup>, R. Perricone<sup>\*</sup>, M.Niemier and X. Hu, "A uniform modeling methodology for benchmarking DNN accelerators," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2019 (6 pages).
- 24. T. Gong, T. Zhang<sup>\*</sup>, X. Hu, Q. Deng, M. Lemmon and S. Han, "Reliable dynamic packet scheduling over lossy real-time wireless network," *Euromicro Conference on Real-Time Systems* (*ECRTS*), July 2019, pp. 11:1–11:23.
- S. Mishra<sup>\*</sup>, P. Liang, A. Czajka, D. Chen and X. Hu, "CC-Net: Image complexity guided network compression for biomedical image segmentation," *IEEE International Symposium on Biomedical Imaging (ISBI)* (IEEE), April 2019, pp. 57–60.

- L. Li, T. Wei, J. Zhou\*, M. Chen and X. Hu, "CE-based optimization for real-time system availability under learned soft error rate," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2019, pp. 1331–1336.
- A. F. Laguna<sup>\*</sup>, M. Niemier and X. Hu, "Design of hardware-friendly memory enhanced neural networks," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2019, pp. 1583– 1586.
- R. Perricone<sup>\*</sup>, Z. Liang, M. G. Mankalale, M. Niemier, S. S. Sapatnekar, J.-P. Wang and X. Hu, "An energy efficient non-volatile flip-flop based on CoMET technology," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2019, pp. 390–395.
- D. Zhang, Y. Ma<sup>\*</sup>, C. Zheng, Y. Zhang, X. Hu and D. Wang, "Cooperative-competitive task allocation in edge computing for delay-sensitive social sensing," ACM/IEEE Symposium on Edge Computing (SEC) (ACM/IEEE), October 2018, pp. 243–259.
- D. Reis\*, M. Niemier and X. Hu, "Computing in-memory with FeFETs," International Symposium on Low Power Electronics and Design (ISLPED) (ACM/IEEE), July 2018. Article No. 24, pp. 1– 6. (Received the Best Paper Award.)
- X. Xu, Q. Lu, L. Yang, X. Hu, D.Z. Chen, Yu. Hu and Y. Shi, "Quantization of fully convolutional networks for accurate biomedical image segmentation," *IEEE/CVF Conference on Computer Vision and Pattern Recognition (CVPR)* (IEEE), June 2018, pp. 8300–8308.
- 32. I. Palit\*, L. Yang, Y. Ma\*, D.Z. Chen, M. Niemier, J. Xiong and X. Hu, "Biomedical image segmentation using fully convolutional networks on TrueNorth," to *International Symposium on Computer-Based Medical Systems (CBMS)*, June 2018, pp. 375–380.
- X. Chen<sup>\*</sup>, Niemier and X. Hu, "Nonvolatile Lookup Table Design Based on Ferroelectric Field-Effect Transistors," *International Symposium on Circuits and Systems (ISCAS)* (IEEE), May 2018, pp. 1–5.
- 34. T. Zhang\*, T. Gong, Z. Yun, S. Han, Q. Deng and X. Hu, "FD-PaS: A fully distributed packet scheduling framework for handling disturbances in real-time wireless networks," *IEEE Real-Time* and Embedded Technology and Applications Symposium (RTAS) (IEEE), April 2018, pp. 1–12.
- 35. D. Zhang, Y. Ma<sup>\*</sup>, Y. Zhang, S. Lin, X. Hu, D. Wang, "A real-time and non-cooperative task allocation framework for social sensing applications in edge computing systems," *IEEE Real-Time* and Embedded Technology and Applications Symposium (RTAS) (IEEE), April 2018, pp. 316–326.
- 36. X. Chen\*, X. Yin\*, M. Niemier and X. Hu, "Design and optimization of FeFET-based crossbars for binary convolution neural networks," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2018, pp. 1211–1216.
- X. Chen<sup>\*</sup>, D.Z. Chen and X. Hu, "moDNN: Memory optimal DNN training on GPUs," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2018, pp. 13–18.
- Y. Ma<sup>\*</sup>, T. Chantem<sup>\*</sup>, R. P. Dick, and X. Hu, "Improving reliability for real-time systems through dynamic recovery," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2018, pp. 521–526.

- W. Chang, D. Roy, X. Hu and S. Chakraborty, "Cache-aware task scheduling for maximizing control performance," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2018, pp. 700–705.
- 40. L. Li, P. Cong, K. Cao, J. Zhou\*, T. Wei, M. Chen and X. Hu, "Feedback control of real-time EtherCAT networks for reliability enhancement in CPS," *Design Automation and Test in Europe* (*DATE*) (ACM/IEEE), March 2018, pp. 694–699.
- J. Zhou\*, T. Wei, M. Chen, X. Hu, Y. Ma\*, G. Zhang and J. Yan, "Variation-aware task allocation and scheduling for improving reliability of real-time MPSoCs," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2018, pp. 171–176.
- 42. X. Chen\*, J. Chen, D.Z. Chen and X. Hu, "Optimizing memory efficiency for convolution kernels on Kepler GPUs," *Design Automation Conference (DAC)* (ACM/IEEE), June 2017, Article No. 68, 6 pages.
- 43. Y. Bai, X. Hu, R. F. DeMara and M. Lin, "A spin-orbit torque based Cellular Neural Network (CNN) architecture," *Great Lakes Symposium on VLSI (GLSVLSI)* (ACM), May 2017, pp. 59–64.
- 44. T. Zhang\*, T. Gong, C. Gu, H. Ji, S. Han, Q. Deng and X. Hu, "Distributed dynamic packet scheduling for handling disturbances in real-time wireless networks," *IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS)* (IEEE), April 2017, pp. 261–272.
- 45. J. Zhou\*, J. Yan, T. Wei, M.Chen and X. Hu, "Energy-adaptive scheduling of imprecise computation tasks for QoS optimization in real-Ttme MPSoC systems," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2017, pp. 1402–1407.
- 46. Y. Ma<sup>\*</sup>, T. Chantem<sup>\*</sup>, R. Dick and X. Hu, "An on-line framework for improving reliability of real-time systems on 'Big-Little' type MPSoCs," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2017, pp. 446–451.
- 47. X. Yin<sup>\*</sup>, M. Niemier and X. Hu, "Design and benchmarking of ferroelectric FET based TCAM," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2017, pp. 1444–1449.
- X. Yin\*, A. Aziz, J. Nahas, S. Datta, S. Gupta, M.Niemier and X. Hu, "Exploiting ferroelectric FETs for low-power non-volatile logic-in-memory circuits," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2016, pp. 121–126.
- 49. C. Gu\*, N. Guan, Z.Feng, Q. Deng, X. Hu and Y. Wang, "Transforming real-time task graphs to improve schedulability," *IEEE International Conference on Embedded and Real-Time Computing* Systems and Applications (RTCSA) (IEEE), August 2016, pp. 29–38. (Nominated for the Best Paper Award.)
- X. Yin\*, B. Sedighi\*, M. Niemier and X. Hu, "Design of latches and flip-flops using emerging tunneling devices," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2016, pp. 367–372.
- T. Liu, H. Guo, S. Parameswaran and X. Hu, "Improving tag generation for memory data authentication in embedded processor systems," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2016, pp. 50–55.

- 52. J. Zhou\*, X. Hu, Y. Ma\* and T. Wei, "Balancing lifetime and soft-error reliability to improve system availability," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2016, pp. 685–690.
- A. Tan, Q. Wang, N. Guan, Q. Deng and X. Hu, "Inter-cell channel time-slot scheduling for multichannel multiradio cellular fieldbuses," *IEEE real-time symposium (RTSS)* (IEEE), December 2015, pp. 227–238.
- I. Palit<sup>\*</sup>, Q. Lou, N. Acampora, J. Nahas, M.T. Niemier, X. Hu, "Analytically modeling power and performance of a CNN system," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2015, pp. 186–193.
- K. Shamsi, Y. Bi, Y.Jin, P.-E. Gaillardon, M.Niemier and X. Hu. "Reliable and high performance STT-MRAM architectures based on controllable-polarity devices," *IEEE International Conference* on Computer Design (ICCD), (IEEE), pp. 372–379, October 2015.
- S. Arunachalam, T.Chantem<sup>\*</sup>, R.P. Dick and X. Hu, "An online wear state monitoring methodology for off-the-shelf embedded processors," *International Conference on Hardware/Software Co-Design and System Synthesis (CODES+ISSS)* (IEEE), October 2015, pp. 114–123.
- S. Hong<sup>\*</sup>, X. Hu, T. Gong and S. Han, "On-line data link layer scheduling in wireless networked control systems," *Euromicro Conference on Real-Time Systems (ECRTS)*, pp. 57–66. July 2015.
- 58. K. Xiao\*, D.Z. Chen, X. Hu and B. Zhou\*, "Monte Carlo based ray tracing in CPU-GPU heterogeneous systems and applications in radiation therapy," ACM Symposium on High-Performance Parallel and Distributed Computing (HPDC), (ACM), pp. 247–258, June 2015.
- Y. Ma\*, T. Chantem\*, X. Hu and Robert P. Dick: "Improving lifetime of multicore soft real-time systems through global utilization control," ACM Great Lakes Symposium on VLSI (GLVLSI) (ACM), May 2015, pp. 79–82.
- Q. Lou\*, I. Palit\*, A. Horvath, X. Hu, M. T. Niemier, J. Nahas, "TFET-based operational transconductance amplifier design for CNN systems," ACM Great Lakes Symposium on VLSI (GLVLSI) (ACM), May 2015, pp. 277–282.
- A. Kiss, Z. Nagy, P. Szolgay, G. Csaba, X. Hu and W. Porod, "Emulating massively parallel non-Boolean operators on FPGA," *International Symposium on Circuits and Systems (ISCAS)* (IEEE), May 2015, pp. 1981–1984.
- 62. L. Tang<sup>\*</sup>, X. Hu, R. Barrett, "PerDome: a performance model for heterogeneous computing systems," *High Performance Computing Symposium (HPC)*, (ACM), April 2015, pp. 225–232.
- B. Sedighi<sup>\*</sup>, I. Palit<sup>\*</sup>, X. Hu, J. Nahas and Michael Niemier, "A CNN-inspired mixed signal processor based on tunnel transistors," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2015, pp. 1150–1155.
- R. Perricone<sup>\*</sup>, Y. Zhu<sup>\*</sup>, K.M. Sanders<sup>\*</sup>, X. Hu and M. Niemier, "Towards systematic design of 3D pNML layouts," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2015, pp. 1539–1542.

- 65. Y. Bi, P.E. Gaillardon, X. Hu, M.T. Niemier, J. Yuan and Y. Jin, "Leveraging emerging technology for hardware security - case study on silicon nanowire FETs and graphene SymFETs," *IEEE Asian Test Symposium (ATS)* (IEEE), November 2014, pp. 342–347.
- F.A. Shah, G. Csaba, M.T. Niemier, X. Hu, W. Porod and G.H. Bernstein, "Error analysis for ultra dense nanomagnet logic circuits," *Annual Magnetism and Magnetic Materials Conference* (MMM) (IEEE), November 2014.
- B. Sedighi<sup>\*</sup>, J.J. Nahas, M.T. Niemier and X. Hu, "Boolean circuit design using emerging tunneling devices," *International Conference on Computer Design (ICCD)* (IEEE), October 2014, pp 355–360.
- D. Zhang, S. Li, A. Li, Y. Liu, X. Hu and H.Yang, "Intra-task scheduling for storage-less and converter-less solar-powered nonvolatile sensor nodes," *International Conference on Computer Design (ICCD)* (IEEE), October 2014, pp 348–354.
- 69. K. Xiao\*, B. Zhou\*, D.Z. Chen and X. Hu, "Efficient Monte Carlo dose calculation on CPU-GPU heterogeneous systems," *Fifty-sixth Annual Meeting and Technical Exhibition of the American Association of Physicists in Medicine (AAPM)*, Medical Physics, Vol. 41, No. 6, July 2014.
- 70. B. Zhou\*, X. Hu and D.Z. Chen, "Light Emitting Memory: a modular LED panel with 10K true color frame rate for 3D display applications," Society for Information Display (SID) Symposium Digest of Technical Papers, June 2014, pp. 918–921.
- R. Perricone<sup>\*</sup>, X. Hu, J.J. Nahas and M.T. Niemier, "Design of 3D nanomagnetic logic circuits: a full-adder case study," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2014, pp. 1–6.
- 72. P. Li, F. Shah, G. Csaba, M.T. Niemier, X. Hu, J. Nahas, W. Porod and G.H. Bernstein, "Application of "snow jet" process in fabrication of nanomagnet logic devices," *Annual Magnetism* and Magnetic Materials Conference (MMM) (IEEE), November 2013.
- P. Li, F. Shah, G. Csaba, M.T. Niemier, X. Hu, J. Nahas, W. Porod and G.H. Bernstein, "Power reduction in nanomagnet logic using high-permeability dielectrics," *SRC TECHCON*, September 2013.
- 74. D.Z. Chen, X. Hu, K. Xiao\* and B. Zhou\*, "Shell: a spatial decomposition data structure for 3D curve traversal on many-core architectures," *European Symposium on Algorithms (ESA)*, September 2013, pp. 815–826.
- A. Kiss, Z. Nagy, P. Szogay, T. Roska, G. Csaba, X. Hu and W. Porod, "FPGA-implementation of a holographic pattern-matching algorithm," *European Conference on Circuit Theory and Design* (ECCTD), September 2013, pp. 1–4.
- 76. K. Xiao\*, B. Zhou\*, X. Hu, D.Z. Chen, "Accelerating collapsed cone convolution/superposition dose calculation on GPU using spatial decomposition," *Fifty-Fifth Annual Meeting and Techni*cal Exhibition of the American Association of Physicists in Medicine (AAPM), Medical Physics, Vol. 40, No. 6, August 2013.
- 77. M. Song, S. Li, S. Ren, S. Hong and X. Hu, "Computation efficiency driven job removal policies for meeting end-to-end deadlines in distributed real-time systems," *International Symposium on*

*Object/Component/Service-Oriented Real-Time Distributed Computing (ISORC)* (IEEE), June 2013, pp 1–8.

- 78. S. Liu<sup>\*</sup>, G. Csaba, X. Hu, E. Varga, M.T. Niemier, G. Bernstein and W. Porod, "Minimumenergy state guided physical design for nanomagnet logic," *Design Automation Conference (DAC)* (ACM/IEEE), June 2013. Article No. 106, pp. 1–7.
- F.A. Shah, G. Csaba, M.T. Niemier, X. Hu, W. Porod and G.H. Bernstein, "Sub-10-nm intermagnet spacing for improved defect tolerance in NML," *Electronic Material Conference (EMC)*, June 2013.
- V.K. Sankar, P. Li, S. Liu<sup>\*</sup>, F. Shah, H. Dey, G. Csaba, M. Niemier, X. Hu, J. Nahas, W. Porod and G.H. Bernstein, "Pseudo-Spin-Valve giant magnetoresistance structures for electronic readout in nanomagnet logic," *Electronic Material Conference (EMC)*, June 2013.
- P. Li, F. Shah, G. Csaba, M. Niemier, X. Hu, J. Nahas, W. Porod and G.H. Bernstein, "Magnetic properties and thermal stability of nanomagnets/high-permeability dielectrics system," *Electronic Material Conference (EMC)*, June 2013.
- 82. Li Tang<sup>\*</sup>, X. Hu, D.Z. Chen, M.T. Niemier, R.F. Barrett, S.D. Hammond and M.-Y. Hsieh, "GPU Acceleration of data assembly in finite element methods and its energy implications," *IEEE International Conference on Application-specific Systems, Architectures and Processors (ASAP)* (IEEE), June 2013, pp. 321–328.
- 83. P. Li, G. Csaba, M. Niemier, X. Hu, J. Nahas, W. Porod and G.H. Bernstein, "Vibrating sample magnetometry study of high-permeability dielectrics on nanomagnets," *International Conference* on Frontiers of Characterization and Metrology for Nanoelectronics (FCMN), March 2013, (full paper).
- T. Chantem<sup>\*</sup>, Y. Xiang, X. Hu and R.P. Dick, "Enhancing multicore reliability through wear compensation in online assignment and scheduling," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2013, pp. 1373–1378.
- I. Palit<sup>\*</sup>, X. Hu, J. Nahas and M. Niemier, "Systematic design of nanomagnet logic circuits," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2013, pp. 1795–1800.
- X. He, S. Li, Y. Liu, X. Hu and H. Yang, "Utilizing voltage-frequency islands in C-to-RTL synthesis for streaming applications," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2013, pp. 992–995.
- 87. S. Li, Y. Liu, X. Hu, X. He, Y. Zhang, P. Zhang and H. Yang, "Optimal partition with block-level parallelization in C-to-RTL synthesis for streaming applications," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2013, pp. 225–230. (Nominated for the Best Paper Award.)
- M. Hong, H. Guo and X. Hu, "A cost-effective tag design for memory data authentication in embedded systems," *International Conference on Compilers, Architectures and Synthesis for Embedded Systems (CASES)*, (ACM/IEEE), October 2012. pp. 17–26. (Nominated for the Best Paper Award.)

- S. Kurtz\*, A. Dingler\*, M.T. Niemier, X. Hu, G. Csaba, J. Nahas, W. Porod and G.H. Bernstein, "Preserving steady state non-volatility in nanomagnet logic circuits," *SRC TECHCON: Technology* and *Talent for the 21st Century*, September 2012.
- 90. P. Li, G. Csaba, V. Sankar, X. Ju, E. Varga, P. Lugli, X. Hu, M.T. Niemier, W. Porod and G.H. Bernstein, "Direct measurement of magnetic coupling between nanomagnets for nanomagnet logic applications," SRC TECHCON: Technology and Talent for the 21st Century, September 2012.
- 91. M. Siddiq, G.H. Bernstein, M.T. Niemier, W. Porod and X. Hu, "Experimental demonstration of field-coupled input scheme for nanomagnet logic (NML)," SRC TECHCON: Technology and Talent for the 21st Century, September 2012.
- 92. M.T. Niemier, X. Ju, M. Becherer, G. Csaba, A. Dingler\*, X. Hu, D. Schmitt-Landsiedel, P. Lugli and W. Porod, "Boolean and non-Boolean architectures for out-of-plane nanomagnet logic," International Workshop on Cellular Nanoscale Networks and their Applications, August 2012.
- M. Niemier, X. Ju, M. Becherer, G. Csaba, X. Hu, D. Schmitt-Landsiedel, P. Lugli and W. Porod, "Systolic architectures and applications for nanomagnet logic," *Silicon Nanoelectronics Workshop*, June 2012.
- 94. A. Dingler\*, S. Kurtz\*, M.T. Niemier, X. Hu, G. Csaba, J. Nahas, W. Porod, G. Bernstein, P. Li and V.K. Sankar, "Making non-volatile nanomagnet logic non-volatile," *Design Automation Conference (DAC)* (ACM/IEEE), June 2012, pp. 476–485.
- 95. P. Li, G. Csaba, V. K. Sankar, X. Ju, X. Hu, M. Niemier, W. Porod and G. H. Bernstein, "Direct measurement of magnetic coupling between nanomagnets for NML applications," *Intermag conference*, May 2012. (Accepted for oral presentation, and nominated for the Best Student Presentation Award.)
- 96. P. Li, V. K. Sankar, G. Csaba, F. Shah, X. Hu, M. Niemier, W. Porod and G. H. Bernstein, "Enhanced permeability dielectrics for power reduction in NML circuits," *Intermag conference*, May 2012. (Accepted for oral presentation.)
- X. Hu, S. Hong\* and M. Lemmon, "Supporting coordinated negotiation in CPS Design," ACM/IEEE International Conference on Cyber-Physical Systems (ICCPS) (ACM/IEEE), Work-In-Progress Session, April 2012.
- 98. S. Hong\*, T. Chantem\* and X. Hu, "Meeting end-to-end deadlines through distributed local deadline assignment," *IEEE real-time symposium (RTSS)* (IEEE), pp. 183–192, December 2011.
- 99. P. Li, G. Csaba, V. K. Sankar, X. Hu, M. Niemier, W. Porod and G.H. Bernstein, "Switching behavior of lithographically fabricated nanomagnets for logic applications," Annual Conference on Magnetism & Magnetic Materials (MMM) (IEEE), October 2011.
- 100. S. Liu<sup>\*</sup>, **X. Hu**, M.T. Niemier, J. Nahas, G. H. Bernstein and W. Porod, "Exploring the design of magnetic-electrical interface for nanomagnet logic," *TECHCON*, September 2011.
- 101. T. Chantem<sup>\*</sup>, J. Yi, S. Hong<sup>\*</sup>, X. Hu, C. Poellabauer and L. Zhang, "An online holistic scheduling framework for energy-constrained wireless real-time systems," *IEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA)* (IEEE), August 2011, pp. 267–276.

- 102. B. Zhou\*, C.Y. Yu, K. Xiao\*, X. Hu and D.Z. Chen, "Treatment plan validation through graphical fingerprint," *Fifty-Third Annual Meeting and Technical Exhibition of the American Association of Physicists in Medicine (AAPM)*, August 2011. *Medical Physics*, Vol. 38, No. 6, 2011.
- 103. B. Zhou\*, C.Y. Yu, K. Xiao\*, X. Hu and D.Z. Chen, "Tissue dependent deformation field regularization through collapsed cone convolution/superposition," *Fifty-Third Annual Meeting and Technical Exhibition of the American Association of Physicists in Medicine (AAPM)*, August 2011. *Medical Physics*, Vol. 38, No. 6, 2011.
- 104. L. Tang\*, S. Wang, J. Hu and X. Hu, "Characterizing the L1 data cache's vulnerability to transient errors in chip-multiprocessors," Annual Symposium on VLSI (ISVLSI) (IEEE), July 2011, pp. 266–271.
- 105. B. Zhou\*, X. Hu and D.Z. Chen, "Memory-efficient volume ray tracing on GPU for radiotherapy," *IEEE Symposium on Application Specific Processors (SASP)* (IEEE), June 2011, pp. 46–51. (Nominated for the Best Paper Award.)
- 106. M. Lemmon and X. Hu, "Almost sure stability of networked control systems under exponentially bounded bursts of dropouts," *International Conference on Hybrid Systems: Computation and Control (HSCC)*, April 2011, pp. 301–310.
- 107. S. Hong<sup>\*</sup>, X. Hu and M.D. Lemmon, "An adaptive transmission rate control approach to minimize energy consumption," *IEEE Real-Time and Embedded Technology and Applications Symposium* (*RTAS*) – Work-in-Progress Session (IEEE), April 2011.
- 108. S. Hong\*, T. Chantem\* and X. Hu, "Meeting end-to-end deadlines through distributed local deadline assignment," *IEEE Real-Time and Embedded Technology and Applications Symposium* (*RTAS*) – Work-in-Progress Session (IEEE), April 2011.
- 109. B. Zhou\*, C.X. Yu, A. Godley, X.A. Li, X. Hu and D.Z. Chen "Collapsed-cone based deformation field regularization for nonrigid image registration," *IEEE International Symposium on Biomedical Imaging (ISBI)* (IEEE), March 2011, pp. 1205–1208.
- Y. Xiang, T. Chantem<sup>\*</sup>, R. Dick, X. Hu and L. Shang, "System-level reliability modeling for MP-SoCs," *International Conference on Hardware/Software Co-Design and System Synthesis (CODES+ISSS)* (IEEE), October 2010, pp. 297–306.
- 111. J. Yi, C. Poellabauer, X. Hu, T. Chantem<sup>\*</sup> and L. Zhang, "Energy efficient real-time communication for wireless multihop networks," *International Conference on Mobile Computing and Networking (Mobicom)* (refereed poster presentation), September 2010.
- 112. B. Zhou<sup>\*</sup>, H. Wang, C.Y. Yu, **X. Hu** and D.Z. Chen, "Optimal registration based on connected rubber model," *Fifty-second Annual Meeting and Technical Exhibition of the American Association of Physicists in Medicine (AAPM)*, July 2010.
- 113. B. Zhou\*, C.Y. Yu, D.Z. Chen and X. Hu, "Dose calculation acceleration: a comparison study of GPU and FPGA based on collapsed cone algorithm," *Fifty-second Annual Meeting and Technical Exhibition of the American Association of Physicists in Medicine (AAPM)*, July 2010.
- 114. S. Hong<sup>\*</sup>, X. Hu and M.D. Lemmon, "Reducing delay jitter of real-time control tasks through adaptive deadline adjustments," *Euromicro Conference on Real-Time Systems (ECRTS)*, July 2010, pp. 229–238.

- 115. M. Alam, G.H. Bernstein, J. Bokor, D. Carlton, X. Hu, S. Kurtz<sup>\*</sup>, B. Lambson, M.T. Niemier, W. Porod, M. Siddiq and E. Varga, "Experimental progress of and prospects for nanomagnet logic (NML)," Symposia on VLSI Technology and Circuits (IEEE), June 2010, pp. 1–2.
- 116. M. Crocker\*, X. Hu and M.T. Niemier, "Design and comparison of NML systolic architectures," International Symposium on NanoScale Architectures (NanoArch) (IEEE/ACM), June 2010., pp. 29–34.
- 117. E. Varga, M. Siddiq, M.T. Niemier, M.T. Alam, G.H. Bernstein, W. Porod, X. Hu, and A. Orlov, "Experimental demonstration of non-majority, nanomagnet logic gates," *Device Research Conference (DRC)*, June 2010, pp. 87-88.
- 118. E. Varga, M.T. Niemier, G.H. Bernstein, W. Porod, and X. Hu, "Programmable nanomagnetlogic majority gate," *Device Research Conference (DRC)*, June 2010, pp. 85-86.
- 119. E. Varga, S. Liu<sup>\*</sup>, M.T. Niemier, W. Porod, X. Hu, G.H. Bernstein, and A. Orlov, "Experimental demonstration of fanout for nanomagnet logic," *Device Research Conference (DRC)*, June 2010, pp. 95-96.
- 120. T. Chantem<sup>\*</sup>, X. Hu, C. Poellabauer, J. Yi and L. Zhang, "Network-aware, energy-conscious, fair service for real-time applications on multiprocessor SoC," *Real-Time Systems Symposium (RTSS) Work-in-Progress Session* (IEEE), December 2009, pp. 49–52.
- 121. S. Hong\*, X. Hu and M.D. Lemmon "An adaptive approach to reduce control delay variations," *Real-Time Systems Symposium (RTSS) – Work-in-Progress Session* (IEEE), December 2009, pp. 61–64.
- 122. M.T. Alam, M.A. Siddiq, M.T. Niemier, X. Hu, W. Porod and G. H. Bernstein, "Fabrication of on-chip clock structure for nanomagnet QCA (MQCA)," (*TECHCON*), 2009, pp. 206.
- 123. A. Dingler\*, M.J. Siddiq, M. Niemier, X. Hu, M. Garrison, M.T. Alam, G. Bernstein, and W. Porod, "Controlling magnetic circuits: how clock structure implementation will impact logical correctness and power," *International Symposium on Defect and Fault Tolerance in VLSI Systems (DFTS)* (IEEE), October 2009, pp. 94–102.
- 124. T. Chantem<sup>\*</sup>, X. Hu and R.P. Dick, "Online work maximization under a peak temperature constraint," *International Symposium on Low Power Electronics and Design (ISLPED)* (ACM/IEEE), August 2009, pp. 105–110.
- 125. A. Dingler\*, M. Niemier, X. Hu, M. Garrison and M. Alam, "System-level energy and performance projections for nanomagnet-based logic," *International Symposium on Nanoscale Architectures* (NanoArch) (ACM/IEEE), August 2009, pp. 21–26. (Received the Best Paper Award.)
- 126. B. Zhou\*, X. Hu, D.Z. Chen and C.X. Yu, "A multi-FPGA hardware accelerator for dose calculation in cancer treatment," *IEEE Symposium on Application Specific Processors (SASP)* (IEEE), Aug 2009, pp. 70–79.
- 127. B. Zhou\*, X. Hu, D.Z. Chen and C.X. Yu, "A multi-FPGA accelerator for dose calculation in radiation therapy," *Fifty-first Annual Meeting and Technical Exhibition of the American Association* of Physicists in Medicine (AAPM), July 2009. Medical Physics, Vol. 36, No. 6, 2009.

- 128. B. Zhou\*, X. Hu, D.Z. Chen and C.X. Yu, "GPU-based implementation of Monte Carlo superposition for dose calculation," *Fifty-first Annual Meeting and Technical Exhibition of the American* Association of Physicists in Medicine (AAPM), July 2009. Medical Physics, Vol. 36, No. 6, 2009.
- 129. J. Yi, C. Poellabauer, X. Hu, J. Simmer<sup>\*</sup> and L. Zhang, "Energy-conscious co-scheduling of tasks and packets in wireless real-time environments," *Real-Time and Embedded Technology and Applications Symposium (RTAS)* (IEEE), April 2009, pp. 265–274.
- 130. E. Varga, M. Niemier, G. Bernstein, W. Porod and X. Hu, "Non-volatile and reprogrammable MCQA-based majority gates," *Device Research Conference (DRC)*, June 2009.
- 131. Y. Yu, S. Ren and X. Hu, "A metric for judicious relaxation of timing constraints in soft real-time systems," *Real-Time and Embedded Technology and Applications Symposium (RTAS)* (IEEE), April 2009, pp. 163–172.
- 132. D.R. Bild, S. Misra, T. Chantem<sup>\*</sup>, P. Kumar, R.P. Dick, X. Hu, L. Shang and A. Choudhary, " Temperature-aware test scheduling for multiprocessor systems-on-chip," *International Conference* on Computer Aided Design (ICCAD) (ACM/IEEE), November 2008, pp. 59–66
- 133. M.T. Niemier, A.J. Dingler\* and X. Hu, "Bridging the gap between nanomagnetic devices and circuits," *International Conference on Computer Design (ICCD)* (IEEE), October 2008, pp. 506– 513.
- 134. D. Rajan, C. Poellabauer, X. Hu, L. Zhang and K. Otten<sup>\*</sup>, "Wireless channel access reservation for embedded real-time systems," *International Conference on Embedded Software (EMSOFT)* (ACM/IEEE), October 2008, pp. 129–138.
- 135. M.T. Niemier, M. Crocker\* and X. Hu, "Fabrication variations and defect tolerance for nanomagnetbased QCA", International Symposium on Defect and Fault Tolerance in VLSI Systems (DFTS) (IEEE), October 2008, pp. 534–542.
- 136. M.T. Niemier, A.J. Dingler\* and X. Hu, "Design tradeoffs for improved performance in magnetic QCA-based systems," *International Workshop on Design and Test of Nano Devices, Circuits and Systems (NDCS)* (IEEE), September 2008, pp. 35–38.
- 137. T. Chantem<sup>\*</sup>, X. Wang, M.D. Lemmon and X. Hu, "Period and deadline selection for schedulability in real-time systems," *Euromicro Conference on Real-Time Systems (ECRTS)*, July 2008, pp. 181–190.
- 138. M. Crocker\*, X. Hu and M.T. Niemier, "Defect tolerance in QCA-based PLAs," International Symposium on NanoScale Architectures (NanoArch) ACM/(IEEE), June 2008, pp. 46–53.
- 139. T. Chantem<sup>\*</sup>, R. Dick and X. Hu, "Temperature-aware scheduling and assignment for hard realtime applications on MPSoCs," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2008, pp. 288–293.
- 140. M.T. Alam, G.H. Bernstein, W. Porod, X. Hu, M. Niemier, M. Putney and J. DeAngelis<sup>\*</sup>, "Power dissipation for clocked magnetic QCA," *International Workshop on Computational Electronics*, October 2007.

- 141. M. Crocker\*, X. Hu and M.T. Niemier, "Fault models and yield analysis for QCA-based PLAs," International Conference on Field Programmable Logic and Applications (FPL) (IEEE), August 2007, pp. 435–440.
- 142. M.T. Niemier, X. Hu, M.T. Alam, G.H. Bernstein, W. Porod, M. Putney and J. DeAngelis\*, "Clocking structures and power analysis for nanomagnet-based logic devices," *International Symposium on Low Power Electronics and Design (ISLPED)* (ACM/IEEE), August 2007, pp. 26–31.
- 143. M.T. Alam, J. DeAngelis<sup>\*</sup>, M. Putney, X. Hu, W. Porod, M.T. Niemier and G.H. Bernstein, "Clocking scheme for nanomagnet QCA," *IEEE International Conference on Nanotechnology* (*IEEE-NANO*) (IEEE), August 2007, pp. 403–408.
- 144. A. Chaudhary, D.Z. Chen, R. Fleischer, X. Hu, J. Li, M.T. Niemier, Z. Xie and H. Zhu, "Approximating the maximum sharing problem," *Lecture Notes in Computer Science*, Vol. 4619, Springer Verlag, *Proc. of the 10th Workshop on Algorithms and Data Structures (WADS)*, August 2007, pp. 52–63.
- 145. G. Bernstein, M. Alam, W. Porod, X. Hu, M. Niemier, M. Putney and J. DeAngelis<sup>\*</sup>, "Clocking scheme for nanomagnet QCA (NMQCA)," *IEEE International Conference on Nanotechnology* (*IEEE-NANO*) (IEEE), August 2007.
- 146. B. Zhou\*, X. Hu, D.Z. Chen and C.X. Yu, "Hardware acceleration for 3-D radiation dose calculation," *IEEE International Conference on Application-specific Systems, Architectures and Pro*cessors (ASAP) (IEEE), July 2007, pp. 290–295.
- 147. M.T. Alam, M.T. Niemier, W. Porod, X. Hu, M. Putney, J. DeAngelis\* and G.H. Bernstein, "On-Chip Clocking Scheme for Nanomagnet QCA," *Device Research Conference (DRC)*, June 2007, pp. 133-134.
- 148. M. Lemmon, T. Chantem<sup>\*</sup>, X. Hu and M. Zyskowski, "On self-triggered full information H-infinity controllers," *International Conference on Hybrid Systems: Computation and Control (HSCC)*, April 2007, pp. 371–384.
- 149. B. Mochocki<sup>\*</sup>, D. Rajan, X. Hu, C. Poellabauer, K. Otten<sup>\*</sup> and T. Chantem<sup>\*</sup>, "Network-aware dynamic voltage and frequency scaling," *Real-Time and Embedded Technology and Applications* Symposium (*RTAS*) (IEEE), April 2007, pp. 215–224.
- 150. T. Chantem<sup>\*</sup>, X. Hu and M. Lemmon, "Generalized elastic scheduling," *Real-Time Systems Symposium (RTSS)* (IEEE), December 2006, pp. 236–245.
- D.Z. Chen, X. Hu, S. Luan, E. Misiolek and C. Wang, "Shape rectangularization problems in intensity-modulated radiation therapy," *International Symposium on Algorithms and Computation* (ISAAC), 2006, December 2006, pp. 701–711.
- 152. M.T. Niemier, M. Crocker\*, X. Hu and M. Lieberman, "Using CAD to shape experiments in molecular QCA," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2006, pp. 907–914.
- 153. R. Racu, R. Ernst, A. Hamann, B. Mochocki<sup>\*</sup> and X. Hu, "Methods for power optimization in distributed embedded systems with real-time requirements," *International Conference on Compilers, Architecture, and Synthesis for Embedded Systems (CASES)* (ACM/IEEE), October 2006, pp. 379–388.

- 154. B. Mochocki<sup>\*</sup>, K. Lahiri, S. Cadambi and X. Hu, "Signature-based workload estimation for mobile 3D graphics," *Design Automation Conference (DAC)* (ACM/IEEE), July 2006, pp. 592–597.
- 155. D.Z. Chen, X. Hu, S. Luan and C. Wang, "A leaf sequencing software for intensity-modulated radiation therapy," 19th IEEE Symposium on Computer-Based Medical Systems (CBMS) (IEEE), June 2006, pp. 3–8.
- 156. M.T. Niemier, X. Hu, M. Lieberman and M. Crocker<sup>\*</sup>, "Using DNA as a circuit board for a molecular QCA PLA," Foundations of Nanoscience (FNANO), April 2006, pp. 96–107.
- 157. X. Hu, T. Chantem<sup>\*</sup> and M. Lemmon, "Optimal elastic scheduling," Real-Time and Embedded Technology and Applications Symposium (RTAS) – Work-in-Progress Session (IEEE), April 2006, pp. 13–20.
- 158. K. Whitton\*, X. Hu, C.Y. Yu and D.Z. Chen, "An FPGA solution for radiation dose calculation," *IEEE Symposium on Field-Programmable Custom Computing Machines (FCCM)* (IEEE), April 2006, pp. 227–236.
- 159. X. Hu, M. Crocker\*, M.T. Niemier, M. Yan and G.H. Bernstein, "PLAs in Quantum-dot Cellular Automata," Annual Symposium on VLSI (ISVLSI) (IEEE), March 2006, pp. 242–247.
- 160. B. Mochocki<sup>\*</sup>, X. Hu, R. Racu and R. Ernst, "Dynamic voltage scaling for the schedulability of jitter-constrained real-time embedded systems," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2005, pp. 446–449.
- 161. A. Chaudhary, D.Z. Chen, X. Hu, K. Whitton\*, M.T. Niemier and R. Ravichandran, "Eliminating wire crossings for molecular Quantum-dot Cellular Automata implementation," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2005, pp. 565–571.
- 162. D. Liu<sup>\*</sup>, X. Hu, M. Lemmon and Q. Ling, "Scheduling tasks with Markov-Chain constraints," Euromicro Conference on Real-Time Systems (ECRTS), July 2005, pp. 157–166.
- 163. D.Z. Chen, X. Hu, S. Luan, C. Wang and X. Wu, "Mountain reduction, block matching, and applications in intensity-modulated radiation therapy," ACM Symposium on Computational Geometry (SCG) (ACM), June 2005, pp. 35–44.
- 164. B. Mochocki<sup>\*</sup>, X. Hu and G. Quan<sup>\*</sup>, "Practical on-line DVS scheduling for fixed-priority real-time systems," *IEEE Real-time Technology and Applications Symposium (RTAS)* (IEEE), March 2005, pp. 224–233.
- 165. L. Leung, C.-Y. Tsui and X. Hu, "Exploiting dynamic workload variation in low energy preemptive task scheduling," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2005, pp. 634–639.
- 166. P. Kalla\*, X. Hu and J. Henkel, "A flexible framework for communication evaluation in SoC design," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2005, pp. 956–959.
- 167. G. Quan<sup>\*</sup>, L. Niu, X. Hu and B. Mochocki<sup>\*</sup>, "Fixed priority scheduling for reducing overall energy on variable voltage processors," *Real-time Systems Symposium (RTSS)* (IEEE), December 2004, pp. 309–318.

- 168. D.Z. Chen, X. Hu S. Luan, C. Wang, S.A. Naqvi and C.X. Yu, "Generalized Geometric Approaches for Leaf Sequencing Problems in Radiation Therapy," *Lecture Notes in Computer Science*, Vol. 3341, Springer Verlag, *Proc. of 15th Annual International Symposium on Algorithms and Computation (ISAAC)*, December 2004, pp. 271–281.
- 169. L. Leung, C.-Y. Tsui and X. Hu "Exploiting dynamic workload variation in offline low energy voltage scheduling," *International Workshop on Power and Timing Modeling, Optimization and Simulation (PATMOS)* (IEEE), September 2004, Lecture Notes in Computer Science, Vol. 3254, September 2004, pp. 553–563.
- 170. S. Luan, C. Wang, D.Z. Chen, X. Hu, S.A. Naqvi and C.X. Yu, "A new MLC segmentation algorithm for step-and-shoot IMRT without tongue-and-groove leakage," Forty-sixth Annual Meeting and Technical Exhibition of the American Association of Physicists in Medicine (AAPM), 2004. Medical Physics, Vol. 31, No. 6, June 2004.
- 171. S. Luan, C. Wang, D.Z. Chen, X. Hu and C.X. Yu, "A study of the impact of MLC constraints on the number of segments in step-and-shoot IMRT delivery," Forty-sixth Annual Meeting and Technical Exhibition of the American Association of Physicists in Medicine (AAPM), 2004. Medical Physics, Vol. 31, No. 6, June 2004.
- 172. D.A. Antonelli<sup>\*</sup>, D.Z. Chen, T.J. Dysart, X. Hu, A. Kahng, P.M. Kogge, R.C. Murphy and M.T. Niemier, "Quantum-Dot Cellular Automata (QCA) circuit partitioning: problem modeling and solutions," *Design Automation Conference (DAC)* (ACM/IEEE), June 2004, pp. 363–368.
- 173. Z. Wang\* and X. Hu, "Power aware variable partitioning and instruction scheduling for multiple memory banks," *Design Automation and Test in Europe (DATE)* (ACM/IEEE), February 2004, pp. 312–317.
- 174. D. Liu<sup>\*</sup>, X. Hu, M. Lemmon and Q. Ling, "Firm real-time system scheduling based on a novel QoS constraint," *Real-time Systems Symposium (RTSS)* (IEEE), December 2003, pp. 386–395.
- 175. P. Kalla<sup>\*</sup>, **X. Hu** and J. Henkel, "LRU-SEQ: A novel replacement policy for leakage energy reduction in instruction caches," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2003, pp. 518–522.
- 176. D.Z. Chen, X. Hu, S. Luan, C. Wang, S.A. Naqvi, C.F. Lee and C.X. Yu, "A new leaf sequencing algorithm/software for step and shoot IMRT delivery," *Forty-fifth Annual Meeting and Technical Exhibition of the American Association of Physicists in Medicine (AAPM)*, 2003. *Medical Physics*, Vol. 30, No. 6, June 2003, p. 1404.
- 177. D.Z. Chen, X. Hu, S. Luan, C. Wang and X. Wu, "Geometric algorithms for static leaf sequencing problems in radiation therapy," ACM Symposium on Computational Geometry (SCG) (ACM), June 2003, pp. 88–97.
- 178. P. Kalla\*, X. Hu, and J. Henkel, "SEA: Fast Power Estimation for Micro-Architectures," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2003, pp. 600– 605.
- 179. Z. Wang\*, X. Hu and E. Sha, "Register aware scheduling for distributed cache clustered architecture," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2003, pp. 71–76.

- 180. Y. Zhang\*, X. Hu and D.Z. Chen, "Energy minimization of real-time tasks on variable voltage processors with transition energy overhead," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2003, pp. 65–70.
- 181. B. Mochocki<sup>\*</sup>, X. Hu and G. Quan<sup>\*</sup>, "A realistic variable voltage scheduling model for realtime applications," *International Conference on Computer Aided Design (ICCAD)* (ACM/IEEE), November 2002, pp. 726–731.
- 182. D.Z. Chen, X. Hu, S. Luan, X. Wu and C.X. Yu, "Optimal terrain construction problems and applications in intensity-modulated radiation therapy," *Lecture Notes in Computer Science*, Vol. 2461, Springer Verlag, Proc. of the Tenth Annual European Symposium on Algorithms (ESA), September 2002, pp. 270–283.
- 183. Y. Zhang<sup>\*</sup>, X. Hu and D.Z. Chen, "Task scheduling and voltage selection for energy minimization," Design Automation Conference (DAC) (ACM/IEEE), June 2002, pp. 183–188.
- 184. G. Quan\* and X. Hu, "Minimum energy fixed-priority scheduling for variable voltage processors," Design Automation and Test in Europe (DATE) (ACM/IEEE), March 2002, pp. 782–787.
- 185. H. Liu\* and X. Hu, "Efficient performance estimation for general real-time task systems," International Conference on Computer Aided Design (ICCAD) (ACM/IEEE), November 2001, pp. 464– 470.
- 186. Z. Wang<sup>\*</sup>, E.H.-M. Sha and X. Hu, "Combining partitioning and data padding for scheduling multiple loop nests," *International Conference on Compilers, Architectures and Synthesis for Embedded Systems (CASES)*, November 2001, pp. 67–75.
- 187. D.Z. Chen, X. Hu and X. Wu, "Maximum red/blue interval matching with applications," Seventh Annual International Computing and Combinatorics Conference (COCOON), August 2001, pp. 150–158.
- 188. X. Wu, D.Z. Chen, X. Hu, S. Luan, L. Zhang and C.X. Yu, "A new leaf-sequencing algorithm for intensity-modulated arc therapy," Forty-Third Annual Meeting and Technical Exhibition of the American Association of Physicists in Medicine (AAPM), July 2001, pp. 1252.
- 189. D.Z. Chen, X. Hu, Y. Huang, Y. Li, and J. Xu, "Algorithms for congruent sphere packing and applications," *Seventeenth Annual ACM Symposium on Computational Geometry (SCG)* (ACM), June 2001, pp. 212–221.
- 190. G. Quan\* and X. Hu, "Energy efficient fixed-priority scheduling for real-time systems on variable voltage processors," *Design Automation Conference (DAC)* (ACM/IEEE), June 2001, pp. 828–833. (Received the Best Paper Award.)
- 191. B. Hanounik<sup>\*</sup> and X. Hu, "Linear-time matrix transpose algorithms using vector register file with diagonal registers," *International Parallel and Distributed Processing Symposium (IPDPS)* (IEEE), April 2001, pp. 35 (6 pages).
- 192. Y. Zhang<sup>\*</sup>, X. Hu and D.Z. Chen, "Cell selection from technology libraries for minimizing power," Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), February 2001, pp. 609–614.

- 193. G. Quan\* and X. Hu, "Enhanced Fixed-Priority Scheduling with (m,k)-Firm Guarantee," Real-Time Systems Symposium (RTSS) (IEEE), December 2000, pp. 79–88.
- 194. D.Z. Chen, X. Hu and J. Xu, "Optimal beam penetrations in two and three dimensions," Lecture Notes in Computer Science, Vol. 1969, Springer Verlag, International Symposium on Algorithms and Computation (ISAAC), December 2000, pp. 491–502.
- 195. D.Z. Chen, X. Hu, and X. Wu, "Optimal polygon cover problems and applications," Lecture Notes in Computer Science, Vol. 1969, Springer Verlag, International Symposium on Algorithms and Computation (ISAAC), December 2000, pp. 564–576.
- 196. G. Greenwood, X. Hu and S. Ravichandran, "Modeling epistatic interactions in fitness landscapes," Congress on Evolutionary Computation (IEEE), July 2000, pp. 932–938.
- 197. G. Quan<sup>\*</sup> and X. Hu, "Fast performance prediction for periodic task systems," *International Workshop on Hardware-Software Codesign (CODES)* (ACM/IEEE), May 2000, pp. 72–76.
- 198. C. Chantrapornchai, E.H.-M. Sha and X. Hu, "A novel approach to module selection," with C. Chantrapornchai and E.H.-M. Sha, 10th Great Lakes Symposium on VLSI (GLVLSI) (IEEE), March 2000, pp. 139–142.
- 199. G. Quan<sup>\*</sup>, X. Hu and G.W. Greenwood, "Preference-driven hierarchical hardware/software partitioning," International Conference on Computer Design (ICCD) (IEEE), October 1999, pp. 652– 657.
- 200. D.Z. Chen, X. Hu and J. Xu, "Optimal beam penetrations in two and three dimensions," presented at the 4th CGC Workshop on Computational Geometry, October 1999.
- 201. Y. Zhang\*, X. Hu and D.Z. Chen, "Global register allocation for minimizing energy consumption," *International Symposium on Lower Power Electronics and Design (ISLPED)* (ACM/IEEE), August 1999, pp. 100–102.
- 202. X. Hu, G.W. Greenwood, S. Ravichandran and G. Quan<sup>\*</sup>, "A framework for user assisted design exploration," *Design Automation Conference (DAC)* (ACM/IEEE), June 1999, pp. 414–419.
- 203. D.Z. Chen, O. Daescu, X. Hu, X. Wu and J. Xu, "Determining an optimal penetration among weighted regions in two and three dimensions," ACM Symposium on Computational Geometry (SCG) (ACM), June 1999, pp. 322–331.
- 204. T. Zhou\*, X. Hu and E.H-M. Sha, "A probabilistic performance metric for real-time system design," 7th International Workshop on Hardware-Software Codesign (CODES) (ACM/IEEE), May 1999, pp. 90–94.
- 205. Y. Zhang\*, X. Hu and D.Z. Chen, "Low energy register allocation beyond basic blocks," International Symposium on Circuits and Systems (ISCAS) (IEEE), June 1999, pp. 290–293.
- 206. T. Zhou\*, X. Hu and E.H.-M. Sha, "Probabilistic performance estimation for real-time embedded systems," International Workshop on Timing Issues in the Specification and Synthesis of Digital Systems (TAU) (ACM/IEEE), March 1999, pp. 83–88.

- 207. C. Chantrapornchai, E.H.-M. Sha and X. Hu, "Efficient algorithms for finding highly acceptable designs based on module-utility selections," 9th Great Lakes Symposium on VLSI (GLVLSI) (IEEE), March 1999, pp. 128–131.
- 208. X. Hu and M.L. Benson<sup>\*</sup>, "Design CORDIC-based systems using term-rewriting techniques," 41st Midwest Symposium of Circuits and Systems (MSCAS) (IEEE), August 1998, pp. 288–291.
- 209. C. Chantrapornchai, E.H.-M. Sha and X. Hu, "Efficient scheduling for imprecise timing based on fuzzy theory," 41st Midwest Symposium of Circuits and Systems (MSCAS) (IEEE), August 1998, pp. 272–275.
- 210. D.Z. Chen, O. Daescu, X. Hu and J. Xu, "Finding an optimal path without growing the tree," Lecture Notes in Computer Science, Vol. 1461, Springer Verlag, Sixth Annual European Symposium on Algorithms (ESA), August 1998, pp. 356–367.
- 211. C. Chantrapornchai, S. Tongsima, E. H-M. Sha and X. Hu, "Dealing with impreciseness in architectural synthesis," *International Conference on Artificial Intelligence and Soft Computing* (IASTED), May 1998, pp. 473–476.
- 212. J.J. Brown, D.Z. Chen, G.W. Greenwood, X. Hu and R.W. Taylor, "Scheduling for power reduction in a real-time system," *International Symposium on Lower Power Electronics and Design* (*ISLPED*) (IEEE), August 1997, pp. 84–87.
- 213. R. Sambandam<sup>\*</sup> and X. Hu, "Predicting timing behavior in architectural design exploration of real-time embedded systems," *Design Automation Conference (DAC)*, (ACM/IEEE), June 1997, pp. 157–160.
- 214. X. Hu, G.W. Greenwood and J.G. D'Ambrosio, "An evolutionary approach to configuration-level hardware/software partitioning," *Fourth International Conference on Parallel Problem Solving* from Nature (PPSN), September 1996, pp. 900–909.
- 215. D.Z. Chen and X. Hu, "Efficient approximation algorithms for floorplan area minimization," Design Automation Conference (DAC), (ACM/IEEE), June 1996, pp. 483–486.
- 216. D.Z. Chen, X. Hu and P.J. Blatner, "Efficient algorithms for orthogonal polygon approximation," International Symposium on Circuits and Systems (ISCAS) (IEEE), May 1996, Vol. 4, pp. 779– 782.
- 217. T.F. Piatkowski, G.W. Greenwood, J. Grantner, X. Hu and R.W. Taylor, "Curriculum proposal for an innovative BS/MS in computer engineering emphasizing real-time embedded systems," *IEEE Workshop on Real-Time Systems Education* (IEEE), April 1996, pp. 54–62.
- 218. J.G. D'Ambrosio and X. Hu, "Configuration-level hardware/software partitioning for real-time embedded systems," *Third International Workshop on Hardware-Software Co-Design (CODES)* (IEEE), September 1994, pp. 34–41.
- 219. D.Z. Chen and X. Hu, "Fast and efficient operations on parallel priority queues," Lecture Notes in Computer Science, No. 834: International Symposium on Algorithms and Computation (ISAAC), August 1994, pp. 279–287.

- 220. J.G. D'Ambrosio, X. Hu, B.T. Murray and D. Tang, "The role of analysis in hardware/software co-design," Second International Workshop on Hardware-Software Co-Design (CODES) (IEEE), October 1993.
- 221. X. Hu and S.C. Bass, "A neglected error source in the CORDIC algorithm," International Symposium on Circuits and Systems (ISCAS) (IEEE), May 1993, pp. 766–769.
- 222. X. Hu, R.G. Harber and S.C. Bass, "Minimizing the number of delay buffers in the synchronization of pipelined systems," *Design Automation Conference (DAC)* (ACM/IEEE), June 1991, pp. 758– 763.
- 223. R.G. Harber, X. Hu and S.C. Bass, "Maximal solution of linear systems of equations and an application in VLSI," *International Symposium on Circuits and Systems (ISCAS)* (IEEE), Vol. 3, May 1990, pp. 2337–2340.
- 224. R.G. Harber, X. Hu, J. Li and S.C. Bass, "Bit-serial CORDIC circuits for use in a VLSI silicon compiler," *International Symposium on Circuits and Systems (ISCAS)* (IEEE), Vol. 1, May 1989, pp. 154–157.
- 225. X. Hu, R.G. Harber, J. Li and S.C. Bass, "The application of bit-serial CORDIC computational units to the design of inverse kinematics processors," with R.G. Harber, J. Li and S.C. Bass, *International Conference on Robotics and Automation (ICRA)* (IEEE), Vol. 2, May 1988, pp. 1152–1157.

## **Invited and Other Publications**

- D. Reis\*, A.F. Laguna\*, A. M. Niemier and X. Hu, "Exploiting FeFETs via cross-layer design from in-memory computing circuits to meta-learning applications," an invited paper, *Design Automation and Test in Europe (DATE)* (ACM/IEEE), 2021.
- H. Amrouch, X. Hu, M. Imani, A. Laguna<sup>\*</sup>, M. Niemier, S. Thomann, X. Yin and C. Zhuo, "Cross-layer design for Computing-in-Memory: From Devices, Circuits, to Architectures and Applications," an invited paper, Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2021.
- Z. Yan\*, D.-C. Juan, X. Hu and Y. Shi, "Uncertainty modeling of emerging device based computing-in-memory neural accelerators with application to neural architecture search," an invited paper, Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), January 2021.
- D. Ma, X. Yin<sup>\*</sup>, M. Niemier, X. Hu and X. Jiao, "AxR-NN: Approximate computation reuse for energy-efficient convolutional neural networks," an invited paper, *Great Lakes VLSI Symposium* (*GLVLSI*) (ACM), September 2020, pp. 363–368.
- D. Reis<sup>\*</sup>, D. Gao, X. Yin, D. Fan, M. Niemier, C. Zhuo and X. Hu, "Modeling and benchmarking computing-in-memory for design space exploration," an invited paper, *Great Lakes VLSI* Symposium (GLVLSI) (ACM), September 2020, pp. 39–44.
- Z. Zhu, H. Sun, K. Qiu, L. Xia, G. Krishnan, G. Dai, D. Niu, X. Chen, X. Hu, Y. Cao, Y. Xie, Y. Wang and H. Yang, "MNSIM 2.0: A behavior-level modeling tool for memristor-based neuromorphic computing systems," an invited paper, *Great Lakes VLSI Symposium (GLVLSI)* (ACM), September 2020, pp. 83–88.

- D. Brooks, T. Gokmen, U. Gupta, X. Hu, S. Jain, A.F. Laguna<sup>\*</sup>, M. Niemier, A. Raghunathan, A. Ranjan, D. Reis<sup>\*</sup>, J. Stevens, C-J. Wu and X. Yin<sup>\*</sup>, "Emerging neural workloads and their impact on hardware," an invited paper, *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2020, pp. 1462–1471.
- J. Henkel, H. Amrouch, M. Rapp, S. Salamin, D. Reis<sup>\*</sup>, D. Gao, X. Yin<sup>\*</sup>, M. Niemier, C. Zhuo, X. Hu, H.-Y. Cheng, C.-L. Yang, "The impact of emerging technologies on architectures and system-level management," an invited paper, *International Conference on Computer-Aided De*sign (ICCAD) (ACM/IEEE), November 2019, pp. 794–799.
- 9. S. Angizi, Z. He, D. Reis\*, X. Hu, W. Tsai, S. J. Lin and D. Fan, "Accelerating deep neural networks in processing-in-memory platforms: analog or digital approach?" an invited paper, *IEEE Computer Society Annual Symposium on VLSI (ISVLSI)* (IEEE), 2019, pp. 197–202.
- X. Yin\*, D. Reis\*, M. Niemier and X. Hu, "Ferroelectric FET based TCAM designs for energy efficient computing" an invited paper, *IEEE Computer Society Annual Symposium on VLSI* (*ISVLSI*) (IEEE), July 2019, pp. 437–442.
- A.F. Laguna<sup>\*</sup>, X. Yin<sup>\*</sup>, D. Reis<sup>\*</sup>, M. Niemier and X. Hu, "Ferroelectric FET based In-memory computing," an invited paper, *Great Lakes VLSI Symposium (GLVLSI)* (ACM), May 2019, pp. 373–378.
- X. Hu, R. Ernst, P. Eles, G. Heiser, K. Keutzer, D. Kim and T. Tohdo, "Roundtable: Machine learning for embedded systems: hype or lasting impact?" *IEEE Design & Test*, Vol. 35, No. 6, pp. 86–93, 2018.
- 13. S. Rai, S. Srinivasa, P. Cadareanu, X. Yin\*, X. Hu, P.-E. Gaillardon, V. Narayanan and A. Kumar, "Emerging reconfigurable nanotechnologies: can they support future electronics?" an invited paper, *International Conference on Computer-Aided Design (ICCAD)* (ACM/IEEE), November 2018, Article 13, 8 pages.
- A. Aziz, E.T. Breyer, A. Chen, X. Chen<sup>\*</sup>, S. Datta, S.K. Gupta, M. Hoffmann, X. Hu, A. Ionescu, M. Jerry, T. Mikolajick, H.Mulaosmanovic, K. Ni, M. Niemier, I. O'Connor, A. Saha, S. Slesazeck, S.K. Thirumala and X. Yin<sup>\*</sup>, "Computing with ferroelectric FETs: Devices, models, systems, and applications," an invited paper, *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2018, pp. 1295-1304.
- X. Yin\*, Z Toroczkai and X. Hu, "An analog SAT solver based on a deterministic dynamical system," an invited paper, International Conference on Computer-Aided Design (ICCAD) (ACM/IEEE), November 2017, pp. 794–799.
- X. Xu, Q. Lu, T. Wang, J. Liu, C. Zhuo, X. Hu and Y. Shi, "Edge Segmentation: Empowering mobile telemedicine with compressed cellular neural networks," an invited paper, *International Conference on Computer-Aided Design (ICCAD)* (ACM/IEEE), November 2017, pp. 880–887.
- R. Perricone<sup>\*</sup>, M. Niemier, and X. Hu, an invited paper, "Challenges and opportunities with spin-based logic," SPIE 10357, Spintronics X, 2017, pp. 103570M.
- J.-P. Wang, S. S. Sapatnekar, C. H. Kim, P. Crowell, S. Koester, S. Datta, K. Roy, A. Raghunathan, X. Hu, M. Niemier, A. Naeemi, C.-L. Chien, C. Ross and R. Kawakami, "A pathway

to enable exponential scaling for the beyond-CMOS era," an **invited** paper, *Design Automation* Conference (DAC) (ACM/IEEE), June 2017, Article 16, 6 pages.

- R. Perricone<sup>\*</sup>, L. Tang<sup>\*</sup>, M. Niemier and X. Hu, "Exploiting non-volatility for information processing," an invited paper, *Great Lakes VLSI Symposium (GLVLSI)* (ACM), May 2017, pp. 305–310.
- A. Horvath, M. Hillmer, Q. Lou<sup>\*</sup>, X. Hu and M. Niemier, "Cellular neural network friendly convolutional neural networks – CNNs with CNNs," an invited paper, *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2017, pp. 145-150.
- R. Perricone<sup>\*</sup>, I. Ahmed, Z. Liang, M.G. Mankalaley X. Hu, C. H. Kim, M.Niemier, S.S. Sapatnekar and J-P Wang, "Advanced spintronic memory and logic for non-volatile processors," an invited paper, *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2017, pp. 972-977.
- 22. J. Wu, J. Liu, X. Hu and Y. Shi, "Privacy protection via appliance scheduling in smart homes," an invited paper, *International Conference on Computer-Aided Design (ICCAD)* (ACM/IEEE), November 2016, pp. 106–111.
- S. Hu, X. Hu and A. Zomaya, "Leveraging design automation techniques for cyber-physical system design," Guest Editorial, *IEEE Transactions on CAD of Integrated Circuits and Systems (IEEE TCAD)*, Vol. 35, No 5, 2016, pp. 697–698.
- A. Chen, X. Hu, Y. Jin, M. Niemier and X. Yin<sup>\*</sup>, "Enhancing hardware security with emerging transistor technologies," an invited paper, ACM Great Lakes Symposium on VLSI (GLVLSI) (ACM), May 2016, pp. 305–310.
- R. Perricone<sup>\*</sup>, X. Hu, J. Nahas, and M. Niemier, "Can beyond-CMOS devices illuminate dark silicon?" an invited paper, *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2016, pp. 13–18.
- A. Chen, X. Hu, Y. Jin, M. Niemier and X. Yin<sup>\*</sup>, "Using emerging technologies for hardware security beyond PUFs," an invited paper, *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2016, pp. 1544–1549.
- M.T. Niemier and X. Hu, "Potential benefits from image processing hardware based on emerging transistor technologies," an invited paper, International Society for Optics and Photonics (SPIE) Newsroom, June 2015.
- 28. I. Palit<sup>\*</sup>, Q. Lou<sup>\*</sup>, M.T. Niemier, B. Sedighi<sup>\*</sup>, J.J. Nahas and X. Hu, "Cellular neural networks for image analysis using steep slope devices," an invited paper, *International Conference on Computer-Aided Design (ICCAD)* (ACM/IEEE), November 2014, pp. 92–95.
- N. Chandramoorthy, V.Narayanan, K. Swaminathan, M. Cotter, X. Li, I. Palit<sup>\*</sup>, X. Hu, M.T. Niemier, K.M. Irick, "Understanding the landscape of accelerators for vision," *IEEE Workshop on Signal Processing Systems (SiPS)* (IEEE), October 2014, pp. 280–285.
- 30. G.H. Bernstein, K. Butler, P. Li, F. Shah, M. Siddiq, G. Csaba, X. Hu, M.T. Niemier, and W. Porod, "Nanomagnet logic from concept to prototype," an invited paper, *TechConnect World, Innovation Conference & Expo*, June 2014, pp. 61–64.

- 31. I. Palit\*, B. Sedighi\*, A. Horvath, X. Hu, J.J. Nahas and M T. Niemier, "Impact of steepslope transistors on non-von Neumann architectures: CNN case study," an invited paper, *Design Automation and Test in Europe (DATE)* (ACM/IEEE), March 2014, pp. 1–6.
- 32. I. Palit\*, X. Hu, J.J. Nahas and M T. Niemier, "TFET based cellular neural network architectures," an invited paper, *International Symposium on Low Power Electronics and Design (ISLPED)* (ACM/IEEE), September 2013, pp. 236–241.
- J.-J. Chen, J. Henkel and X. Hu, "Guest Editorial: Special Section on Power-Aware Design for Embedded Systems," *IEEE Transactions on Industrial Informatics (IEEE TII)*, Vol. 9, No. 1, 2013, pp. 485-486.
- R. Barrett, S. Dosanjh, M. Heroux, X. Hu, S. Parker and J. Shalf, "Toward codesign in high performance computing systems," an invited paper, *International Conference on Computer-Aided Design (ICCAD)* (ACM/IEEE), 2012, pp. 443–449.
- 35. W. Porod, P. Li, F. Shah, M. Siddiq, E. Varga, G. Csaba, V. Sankar, G.H. Bernstein, X. Hu, M.T. Niemier, J. Nahas and A. Orlov, an invited paper, "Nanomagnet logic," *Device Research Conference (DRC)*, June, 2012, pp. 213–214.
- 36. G.H. Bernstein, P. Li, F. Shah, M. Siddiq, E. Varga, V. Sankar, G. Csaba, X. Hu, M. Niemier, J. Nahas, A. Orlov, and W. Porod, "Nanomagnet logic: a new paradigm in low-power computing systems," an invited paper, Annual Conference Foundations of Nanoscience (FNANO12), 2012.
- 37. X. Hu, R.C. Murphy, S.S. Dosanjh, K. Olukotun and S. Poole, "Hardware/software co-design for high performance computing: challenges and opportunities," an invited paper, International Conference on Hardware/Software Co-Design and System Synthesis (CODES+ISSS) (IEEE), 2010.
- S. Kurtz<sup>\*</sup>, M. Niemier, X. Hu, W. Porod and G.H. Bernstein, "Design space exploration for nanomagnet logic systems," an invited paper, *Foundations of Nanoscience (FNANO)*, April, 2010, pp. 62–63.
- 39. T. Chantem<sup>\*</sup>, X. Hu, C. Poellabauer, J. Yi and L. Zhang, "Network-aware, energy-conscious, fair service for real-time applications on multiprocessor SoC," an invited paper, ACM SIGBED Review, Vol. 7, No. 1, January 2010, Article No. 2.
- 40. M.T. Alam, S. Kurtz<sup>\*</sup>, M.T. Niemier, **X. Hu**, G.H. Bernstein, and W. Porod, "Magnetic logic based on field-coupled nanomagnets: clocking structures and power analysis," an **invited** paper, *Foundations of Nanoscience (FNANO)*, April 2009.
- X. Hu, A. Khitun, K.K. Likharev, M.T. Niemier, M.B. Bao and K.L. Wang, "Design and defect tolerance beyond CMOS," an invited paper, *International Conference on Hardware/Software Co-Design and System Synthesis (CODES+ISSS)* (IEEE), October 2008, pp. 223–229.
- J. Henkel, X. Hu and S. S. Bhattacharyya, "Guest Editors' Introduction: Taking on the embedded system design challenge," *IEEE Computer*, Vol. 36, No. 4, 2003, pp. 35-37.
- 43. P. Kalla, X. Hu and J. Henkel, "SEA: Fast power estimation for micro-architectures," an invited paper, *International Conference on ASIC (ASICON)*, October 2003, pp. 1200.

- 44. J.G. D'Ambrosio, X. Hu, B.T. Murray and D. Tang, "Techniques for analyzing PCM systems," *GM Internal Research Report*, E3-314, September 1992.
- X. Hu, "Study of scheduling algorithms for event-based tasks," GM Internal Research Report, E3-296, April 1992.
- 46. J.G. D'Ambrosio, X. Hu and B.T. Murray, "A core computer system for quantitative analysis of embedded computer architectures," *GM Internal Research Report*, E3-294, April 1992.
- 47. X. Hu, "Task allocation in a pipeline interleaved event processor," *GM Internal Research Report*, E3-249, April 1991.
- J.G. D'Ambrosio, X. Hu, B.T. Murray, et al., "ECM2000 project proposal," GM Internal Research Report, E3-204, July 1990.

#### Grants and Sponsored Programs

Principal investigator of the following grants:

- NSF, Collaborative Research: PPoSS: Planning: S3-IoT: Design and Deployment of Scalable, Secure, and Smart Mission-Critical IoT Systems, \$32,718 (Notre Dame portion), 10/1/2020 - 9/30/2021, (five other PIs from other universities).
- NSF, Challenges and Opportunities for Electronic Design Automation in the Next Decade, \$43,308, 9/1/2020 - 8/31/2021, (for organizing an invitation-only NSF workshop).
- 3. NSF, A Uniform Modeling Framework for Cross-Layer Benchmarking of CMOS and Beyond-CMOS Devices, Supplement to Grant No. CCF-1640081, \$149,349, 7/28/2020 - 8/31/2020, to be no cost extended to 8/31/2021, (senior personnel: Michael Niemier).
- Semiconductor Research Corporation, A Uniform Modeling Framework for Cross-Layer Benchmarking of CMOS and Beyond-CMOS Device, \$149,986, 11/1/2018 - 9/30/2019, (co-PI: Michael Niemier).
- 5. NSF, Fabrication of Boolean Satisfiability (SAT) Solver Chips, Supplement to Grant No. CCF-1640081, \$49,749, 7/25/2018 8/31/2020, (co-PI: Arijit Raychowdhury).
- Purdue University, TMD FETs for secure circuits through polymorphic logic gates, \$90,000, 3/1/2018 - 7/31/2020. (Sub-award from Applied Research Institute (ARI), PI: Joerg Appenzeller (Purdue University).)
- IBM, Exploiting TrueNorth for Biomedical Image Analysis Applications Based on New Deep Neural Network Models, \$60,000 (plus a TrueNorth hardware system), 1/15/2017 - 1/14/2018, (3 other co-PIs).
- NSF, CRI: Infrastructure for Supporting Biomedical Application Algorithm, Runtime Development and Resource Management, Grant No. CCF-1629914, \$500,000, 8/1/2016 – 7/31/2019, (4 other co-PIs).
- NSF, An Analog Hardware System for Solving Boolean Satisfiability, Grant No. CCF-01644368, \$314,612, 7/15/2016 - 6/30/2018, (co-PI: Zoltan Toroczkai).
- University of Minnesota, Center for Spintronic Materials, Interfaces and Novel Architectures (C-SPIN), \$137,000, 5/1/2016 - 10/31/2017. (Sub-award from the STARnet program, Semiconductor Research Corporation (SRC) and Defense Advanced Projects Agency (DARPA), PI: Jianping Wang (University of Minnesota).)

- 11. NSF, Reliability Driven Resource Management of Multi-Core Real-Time Embedded Systems, Grant No. CNS-1319904, \$500,000, 10/01/2013 – 9/30/2017. (Collaborative research with co-PIs: Thidapat Chantem (Virginia Tech) and Robert Dick (University of Michigan).)
- Sandia National Laboratory, Algorithm-Architecture Codesign for Exascale Computing, Grant No. 1644261, \$60,000, 1/8/2016 - 9/30/2016.
- Sandia National Laboratory, Algorithm-Architecture Codesign for Exascale Computing, Grant No. 1524188, \$60,000, 12/9/2014 - 9/30/2015.
- 14. Sandia National Laboratory, Algorithm-Architecture Codesign for Exascale Computing, Grant No. 1228867, \$306,737, 4/19/2012 9/30/2014, (co-PIs: Danny Z. Chen and Mike Niemier).
- Sandia National Laboratory, Codesign for Exascale Computing, Grant No. 1110893, \$75,000, 4/01/2011 – 9/30/2011, (co-PIs: Danny Z. Chen and Mike Niemier).
- University of Michigan, Temperature-Aware Design for Real-time Applications, Grant No. 3001661473, \$38,888, 5/15/2010 4/30/2012. (Sub-award from NSF Grant No. CCF-0702761, PI: Robert Dick (University of Michigan).)
- NSF, Reconfiguration and Defect Tolerance in Quantum-dot Cellular Automata Based Nano-Devices, Grant No. CCF-0702705, \$275,000, 9/1/2007 – 8/31/2010, (co-PI: Marya Lieberman and Wolfgang Porod).
- Prowess, Inc., Development of an FPGA Based System for Accelerating Radiation Dose Calculation, \$85,567, 11/1/2006 - 2/28/2008, (co-PI: Danny Z. Chen).
- Notre Dame Faculty Research Program Award, Programmable Hardware for Dose Calculation in Radiation Therapy, \$10,000, 4/01/2006 - 3/31/2008.
- NSF, Flexible Scheduling in Real-Time Control Systems with Uncertainty, Grant No. CNS-0410771, \$270,000, 9/15/2004 8/31/2007, extended to 8/31/2008, (co-PI: Michael Lemmon).
- NSF, System-Level Approaches to Reducing Energy Consumption in Real-Time Embedded Systems, Grant No. CCR-0208992, \$119,975, 9/1/2002 – 8/31/2005, (co-PI: Joerg Henkel (NEC) and Danny Z. Chen).
- NSF, REU supplement to CAREER Award, Experimental Platform and User Interface Development, Grant No. CCR-9701416-005-REU, \$10,000, 7/30/2002 - 4/30/2003.
- NSF, Faculty Early Career Development (CAREER) Award, Performance Analysis and Tradeoff for System-Level Design Exploration of Real-Time Embedded Systems, Grant No. MIP-9701416, \$210,000, 5/1/1997 - 4/30/2001.
- 24. NSF, REU supplement to CAREER Award, Graphical Interface Development for EvoC, Grant No. MIP-9701416-002-REU, \$5,000, 6/1/1998 - 12/31/1998.
- NSF, Architectural Design Exploration for Real-Time Embedded Systems, Grant No. MIP-9796162, \$151,177, 9/1/1996 - 8/31/1999.
- DARPA (Defense Advanced Research Projects Agency), Architectural Design Exploration for Embedded Systems, Contract No. DABT63-97-C-0048, \$169,354, 7/1/1997 - 6/30/1999, (co-PI: Garrison Greenwood).
- Hewlett-Packard Laboratories, Hardware-Software Codesign Research, \$279,000, 5/1/1995 7/30/2000, (co-PI: Garrison Greenwood).

Co-PI of the following grants:

- NSF, Phase 1 I/UCRC University of Notre Dame: Center for Alternative Sustainable and Intelligent Computing (ASIC), Grant No. CCF-1822099, \$749,995, 9/15/2018 - 8/31/2023. (I am a co-Director at the Notre Dame site, PI and ND-site Director: Yiyu Shi, 1 other co-PI).
- 29. Semiconductor Research Corporation, Novel Devices and Circuits for Side Channels, \$150,000, 6/1/2018 5/31/2020, extended to 5/31/2021, (PI: Mike Niemier, 3 other co-PIs).
- NSF, E2CDA:Type I: Extremely Energy Efficient Collective Electronics (EXCEL), Grant No. CCF-1640081, \$2,646,150, 9/1/2016 - 8/31/2020. (I am a Thrust Lead, PI: Suman Datta, 3 other co-PIs).
- 31. Semiconductor Research Corporation (SRC) and Defense Advanced Projects Agency (DARPA), Center for Low Energy Systems Technology, \$29,860,355, 01/15/2013 – 10/31/2017, (PI: Alan Seabaugh, and 26 other co-PIs).
- NSF, IRES: U.S.-Hungary Research Experience for Students on Non-Boolean Computer Architectures, Grant No. IIA-1358072, \$238,847, 9/1/2014 - 8/31/2017, (PI: Mike Niemier, co-PIs: Wolfgang Porod and James Schmiedeler).
- NSF, NEB: Physics-Inspired Non-Boolean Computation based on Spatial-Temporal Wave Excitations, Grant No. CCF-1124850, \$1,600,000, 9/1/2011 8/31/2015, (PI: Wolfgang Porod, co-PIs: Gary Bernstein and Mike Niemier).
- DARPA, Nanomagnet Logic, Grant No. HR0011-10-C-0161, \$2,123,367, 9/28/2010-12/31/2012, (PI: Wolfgang Porod, and 3 other co-PIs).
- NSF, MRI: Characterization of and I/O for Magnetic Logic Structures, Grant No. 0923243, \$658,070, 9/1/2009 - 8/31/2012, (PI: Gary Berstein, co-PIs: Wolfgang Porod and Michael Niemier).
- 36. NSF, Dynamically Managing the Real-time Fabric of a Wireless Sensor-Actuator Network, Grant No. CPS-0931195, \$525,000, 9/1/2009 - 8/31/2012 (extended to 8/31/2013), (PI: Michael Lemmon).
- Department of Navy, Radiation-Hard Nanomagnetic Logic with Electronic Input and Output, Grant No. N00014-09-1-1202, \$482,673, 9/1/2009 - 12/31/2010, (PI: Wolfgang Porod, co-PIs: Mike Niemier and Gary Bernstein).
- NSF, Integrated Energy-Aware Resource Scheduling for Wireless Real-Time Systems, Grant No. CNS-0834180, \$221,156, 9/15/2008 - 8/31/2010, (PI: Christian Poellabauer).
- 39. Semiconductor Research Corporation, *Midwest Institute for Nanoelectronics Discovery*, Phase 1, \$3,100,000, 4/1/2008 3/31/2011. Phase 1.5, \$2,200,986, 1/1/2011 12/31/2012, (PI: Alan Seabaugh, and a number of other co-PIs).
- Department of Defense, Blending Processing into Advanced Memory Technologies to Enhance Massive, Memory-critical Applications, \$980,153, 3/4/2008 - 3/3/2010, (PI: Peter Kogge, co-PIs: Jay Brockman, Wolfgang Porod, Michael Niemier, Gary Berstein).
- NSF, Integrating Decentralized Control and Real-Time Scheduling for Networked Dynamical Systems, Grant No. CCF-0720457, \$160,000, 9/1/2007 – 8/31/2010, (PI: Michael Lemmon).
- NSF, Applications, Architectures, and Circuit Design for Nano-scale Magnetic Logic Devices, Grant No. CCF-0621990, \$300,000, 9/1/2006 - 8/31/2009, (PI: Michael Niemier, co-PIs: Gary Bernstein and Wolfgang Porod).

- NSF, Ad Hoc Networks of Embedded Control Systems, Grant No. ECS-0225265, \$150,000, 10/1/2002-9/30/2005, (PI: Michael Lemmon, co-PIs: Martin Haenggi and Panos Antsaklis).
- NSF, Performance Based Soft Real-Time Scheduling in Networked Control Systems, Grant No. CCR-0208537, \$160,000, 9/1/2002 - 8/31/2005, (PI: Michael Lemmon, co-PIs: Panos Antsaklis).
- 45. NSF, Geometric Problems in Radiosurgery, Radiation Therapy, and Other Medical Applications, Grant No. CCR-9988468, \$263,589, 5/1/2000 - 4/30/2003, (PI: Danny Z. Chen). (Ranked No. 1 by the review panel among the proposals submitted to the respective area in 1999.)
- Army Research Office, Designing Efficient Search Operators for Constrained Optimization Problems, \$19,659, 9/22/1999 - 1/21/2000, (PI: Garrison Greenwood).

Equipment (hardware and software) grants from industry:

- Altera/AMD/Sun/XtremeData, XtremeData Development System, \$15,300, 2006, (PI: Jay Brockman).
- Xilinx, ISE Foundation and Embedded Development Kit license and 1 Virtex II FPGA board, \$5,235, 2004.
- 49. Altera Corporation, 1 Stratix Pro board, \$3,000, 2003.
- Altera Corporation, FFT MegaCore Function license and associated hardware/software upgrades, \$19,145, 2002.
- Altera Corporation, 20 Quartus II software licensee and 1 Design Lab Package, \$65,545, 2001.
- 52. Altera Corporation, 8 Excalibur-NIOS Development kits, \$4,000, 2000.

## Patents

- B. Sedighi<sup>\*</sup>, X. Hu, M. T. Niemier and J. J. Nahas, Systems and Methods for Filtering and Computation Using Tunneling Transistors, U.S. Patent No. 9,825,132. Date of Issue: November 21, 2017.
- B. Sedigh<sup>\*</sup>, M. Niemier, X. Hu and I. Palit<sup>\*</sup>, Mixed Signal Processors, U.S. Patent No. 712,146. Date of Issue: July 18, 2017.
- B. Sedighi<sup>\*</sup>, X. Hu, M. Niemier and J. J. Nahas, Devices for Utilizing SymFETs for Low-Power Information Processing, U.S. Patent No. 9,362,919. Date of Issue: June 7, 2016.
- X. Hu, C.X. Yu, B. Zhou<sup>\*</sup>, D.Z. Chen and K. Whitton<sup>\*</sup>, Methods and Apparatus for Hardware Based Radiation Dose Calculation, U.S. Patent No. 8,494,115. Date of Issue: July 23, 2013. (Licensed by Prowess Inc., Chico, California, U.S.A.)
- G. H. Bernstein, X. Hu, M. Niemier, W. Porod, M. T. Alam, and E. Varga, Non-Majority MQCA Magnetic Logic Gates and Arrays Based on Misaligned Magnetic Islands, U.S. Patent No. 8,058,906. Date of Issue: November 15, 2011.
- D.Z Chen, X. Hu, S. Luan, C. Wang, X. Wu and C.X. Yu, Error Control Algorithm for Stepand-Shoot Intensity Modulated Radiation Therapy, U.S. Patent No. 7,466,797. Date of Issue: December 16, 2008.

- S. Luan, D.Z Chen, X. Hu, C. Wang, X. Wu and C.X. Yu, Segmentation Algorithmic Approach to Step-and-Shoot Intensity Modulated Radiation Therapy, U.S. Patent No. US 7,283,611 B1. Date of Issue: October 16, 2007.
- X. Chen\*, D. Z. Chen and X. Hu, Methods of Operating a Graphics Processing Unit (GPU) to Train a Deep Neural Network Using a GPU Local Memory and Related Articles of Manufacture, U.S. Application No. 16/819,840, March 16, 2020.
- X. Chen\*, D. Z. Chen and X. Hu, System and Method for Memory Management of Deep Neural Network Training, U.S. Provisional Application No. 62/819,924, March 18, 2019.
- J. Fernandez-Berni, M. Niemier, X. Hu, R. Carmona-Galan and A. Rodriguez-Vazquez, *Pixel cell having a reset device with asymmetric conduction*, U.S. Patent Application Publication No. US20170048470A1, February 16, 2017.

## Student Supervision

## At University of Notre Dame:

Postdoctoral Fellows Supervised:

- 1. Indranil Palit, (Ph.D., University of Notre Dame), 2017–2018. Valeo North America.
- Xiaoming Chen, (Ph.D., Tsinghua University, China), 2016–2017. Institute of Computing Technology, Chinese Academy of Sciences, China.
- Chuancai Gu, (Ph.D., Northeastern University, China), 2016–2017. Northeastern University, China.
- Maheshwar Sah, (Ph.D., Chonbuk National University, Republic of Korea), 2014–2015. Indiana University Purdue University, Fort Wayne, Indiana.
- 5. Behnam Sedighi, (Ph.D., Sharif University of Technology, Iran), 2013–2014. Qualcomm.
- 6. Bo (Allen) Zhou (Ph.D., Fudan University, China), 2006–2008. Apple.
- Ph.D. Theses Supervised or Co-Supervised (and Their First Full-Time Employer):
  - 1. Qiuwen Lou, Ph.D., Cross-Layer Energy Efficient Hardware Design and Benchmarking with CMOS and Emerging Technologies, May 2020, Amazon.
  - Xunzhao Yin, Ph.D., Cross-Layer Integrated Design for Energy Efficient Computing, August 2019, Assistant Professor, College of Information Science and Electronic Engineering, Zhejiang University, China.
  - 3. Yue Ma, Ph.D., *Improving Reliability of Real-Time Embedded Systems*, December 2018. Apple.
  - 4. Tianyu Zhang, Ph.D., supervised by Prof. Qingxu Deng at Northeastern University, China, *Real-Time Scheduling Research for Cyber-Physical Systems*, October 2018. Lecturer, Department of Computer Science and Technology, Qingdao University, China.
  - Robert Perricone, Ph.D., co-supervised by Prof. Michael Niemier, Towards Computing in the Beyond-CMOS Era: A Study of Beyond-CMOS Circuits & Architectures, May 2018. IBM.
  - 6. Li Tang, Ph.D., *Performance and Energy Aware Workload Partitioning on Heterogeneous Platforms*, August 2017. Postdoctoral Fellow, Brookhaven National Laboratory. (Now full-time staff at Los Alamos National Laboratory.)

- Indranil Palit, Ph.D., Design and Evaluation of Circuits and Architectures based on Beyond-CMOS Device Technologies, December 2016. Postdoctoral Fellow, University of Notre Dame.
- 8. Kai Xiao, Ph.D., *GPU-based Acceleration Techniques: Algorithms, Implementations, and Applications*, August 2015. Intel Labs.
- Shengyan Hong, Ph.D., Real-Time Scheduling in Cyber-Physical Systems, January 2015. Cadence.
- 10. Shiliang (Shawn) Liu, Ph.D., Design and Modeling for Nanomagnet Logic Circuits and Architectures, August 2013. IBM.
- Aaron Dingler, Ph.D., supervised by Prof. Michael Niemier, Nanomagnet Logic: From Devices to Architectures, May 2013. Tenure-track Assistant Professor, Department of Engineering and Computer Science, Seattle Pacific University. (Now Associate Professor of Computer Engineering; Chair of Computer Science at Seattle Pacific University.)
- 12. Steve Kurtz, Ph.D., supervised by Prof. Michael Niemier, Nanomagnet Logic: Architectures, Design, and Benchmarking, May 2013. IBM.
- Michael Crocker, Ph.D., Design, Fault Studies, and Performance Analysis for NML PLAs and Other NML Architectures, August 2011. Tenure-track Assistant Professor, Department of Computer Science and Computer Engineering, Pacific Lutheran University.
- 14. Thidapat Chantem, Ph.D., *Real-time System Design Under Physical and Resource Constraints*, May 2011. Tenure-track Assistant Professor, Department of Electrical and Computer Engineering Department, Utah State University. (Now Associate Professor at Virginia Tech.)
- 15. Zhong Wang, Ph.D., Software Partitioning and Scheduling for Improving Performance and Energy Consumption, May 2007. Synopsys.
- Bren Mochocki, Ph.D., The Impact of Dynamic Voltage and Frequency Scaling on the Energy Consumption, Schedulability and Predictability of Real-Time Embedded Systems, December 2006. Epic Systems.
- 17. Yumin Zhang, Ph.D., Low Power Design Techniques, July 2002. Synopsys.
- 18. Gang Quan, Ph.D., System Level Design Techniques for Real-Time Embedded Systems, December 2001. Tenure-track Assistant Professor, Department of Computer Science and Engineering, University of South Carolina. Received the NSF CAREER Award in 2006. (Now Full Professor at Florida International University.)
- 19. Lie-quan Lee, Ph.D., supervised by Andrew Lumsdaine, *Generic Programming for High-Performance Scientific Computing*, December 2002. Senior Software Developer, Stanford Linear Accelerator Center.

M.S. Theses Supervised:

- 1. Yonghui Chen, M.S., Using FPGA to Accelerate Monte Carlo Superposition Based Radiation Dose Calculation, August 2009. Cadence.
- 2. Jarett T. DeAngelis, M.S., Spin-Valve Interface for Magnetic Quantum-Dot Cellular Automata, May 2008. University of Notre Dame.
- 3. Michael S. Crocker, M.S., Study of Spacing and Defects in Molecular QCA and Design of a QCA-Based Programmable Logic Array, May 2008. Continued with Ph.D. study at Notre Dame.

- 4. Thidapat Chantem, M.S., *Generalized Elastic Scheduling for Real-Time Systems*, May 2008. Continued with Ph.D. study at Notre Dame.
- Kevin Whitton, M.S., Creation of Dedicated Radiation Dose Calculation Hardware, December 2005. Motorola.
- Donglin Liu, M.S., Firm Real-time System Scheduling Based on a Novel QoS Constraint, July 2004. Morning Stars.
- 7. Bren Mochocki, M.S., Voltage Scheduling Techniques for Dynamic Voltage Scaling processors with Practical Limitations, December 2003. Continued with Ph.D. study at Notre Dame.
- 8. Praveen Kalla, M.S., Power Analysis of Soft Cores, December 2002. Broadcom Co.
- 9. Hongchao Liu, M.S., Utilization Bound Study for Fixed-Priority Preemptive Task Systems, December 2002. Studied Pharmacy at Univ. of New Mexico.
- 10. Bedros Hanounik, M.S., Diagonal Registers: Novel Vector Register File Design for High Performance and Multimedia Computing, July 2000. Intel.
- Tao Zhou, A Probabilistic Metric for Real-Time Embedded Systems, M.S., July 1999. Motorola.
- Anthony Schorer, M.S., Buffer Management in Zero-Copy I/O Protocols, Co-Advisor, May 2006. Self employed.

Postdoctoral Fellows and Ph.D. Students Currently being Supervised:

- 1. Ramin Rajaie, Postdoc, (started in July 2018).
- 2. Liu Liu, Ph.D., in progress (started in August 2020).
- 3. Mengyuan Li, Ph.D., in progress (started in August 2019).
- 4. Zheyu Yan, Ph.D., in progress (started in August 2019).
- 5. Mohamad Mehdi Sharifi, Ph.D., in progress (started in August 2018).
- 6. Ann Franchesca Laguna, Ph.D., in progress (started in August 2017).
- 7. Arman Kazemi, Ph.D., in progress (started in August 2017).
- 8. Dayane Reis, Ph.D., in progress (started in August 2016).
- 9. Suraj Mishra, Ph.D., in progress (started in August 2016).

Supervision of Selected Undergraduate Research Projects:

- 1. Zephan Enciso, "Machine learning methods for circuit fault detection," 05/2020–08/2020.
- 2. John Joyce, "Circuit design with controllable gate transistors," 01/2016–12/2017.
- Katherine Sanders, "Stochastic computing and nanomagnet logic (NML)," 06/2014– 8/2015.
- 4. Arsal Habib, "Design and Evaluation of CNN-Based Circuits Using Beyond-CMOS Devices," summer 2014.
- 5. Bo Feng, "Exploiting the Power of GPU as Hardware Accelerators," summer 2014.
- 6. Yining Zhu, "Stochastic computing and nanomagnet logic (NML)," summer 2014.
- Gina Andrews, "Exploring the Parameter Space of the Shape-Based MTJ Design for Mageneto-Electrical Interface," 2013-2014.
- Libo Chen, "Design and Evaluation of CNN-Based Circuits Using Beyond-CMOS Devices," summer 2013.
- 9. Yangming Chong, "Exploiting the Power of GPU as Hardware Accelerators," summer 2013.

- 10. Yang Liu, "Stochastic Computing with Nanomagnet Logic (NML)," summer 2013.
- 11. Xinyu He, "Applying Wave-Based Computing to Implement a PDE Solver on FPGA," 2012.
- 12. Fiona Edwards-Murphy, "Study of Power/Performance Characteristics of Nanomagnet-Based Circuits," 2012.
- 13. Kobena Ampofo, "Performance and Energy Tradeoff in Nanomagnetic Wires," 2010-2012.
- 14. Yu Su, "Implementing an Online Transmission Rate Adjustment Policy for Reducing Energying in Wireless Networks," 2011.
- 15. Evan Lent, "Performance and Energy Tradeoff in Nanomagnetic Wires," 2009-2010.
- Marcus-Tor Strickland (Senior at Morehouse College, Atlanta, GA), "Investigation of Design Parameters for Magnetic Electric Interface," 2009. (Partially supported by the Minority Engineering Program at Notre Dame.)
- 17. Michael Garrison, "Study of Biaxial Anisotrophy of Magnetic QCA Devices," 2008-2009.
- Leonard Giannone, "Design of Signal Propagation Structures in Magnetic QCA Circuits," 2008-2009.
- 19. Jorge Andres Vendries Algarin, "Simulation of Magnetic QCA Circuit Constructs," 2008.
- 20. Brent Gills, "FPGA-Based Hardware Design for Medical Applications," 2008.
- Jeffrey Simmer, "Energy-Aware Scheduling for IEEE 801.11e Based Networked Embedded Systems," 2007-2008.
- 22. Joseph Shaw (Junior at Tri-State University, Angola, IN), "FPGA-based Design of a Ray Tracing Engine," summer, 2007.
- 23. Peter Nistler, "Magnetic QCA Circuit Design," 2007-present.
- Jared Bulosan, "Design and Simulation of Low-Power Networked Real-Time Systems," 2007.
- Dylan Brandtner, "FPGA-based System Development for Radiation Dose Calculation," 2006-2007.
- 26. Kathleen Otten, "Energy-Aware DVS Scheduling," 2006-2007.
- 27. Bryn Mohan, "Development and Simulation of Molecular QCA Circuits," 2006-2007.
- 28. Daniel Dostal, "Clocking Circuitry for Molecular QCA," 2006.
- 29. John Korecki, "Implementing RT-Linux on Intel Xscale 80200evb Board," 2005-2006.
- 30. Mark Palladino, "Reducing Energy Consumption in Caches," 2005-2006. Recipient of the 2005-2006 College of Engineering Slatt Undergraduate Research Fellowship, University of Notre Dame.
- 31. Michael Crocker, "Evaluating the Benefits of BCache Design," 2003-2004.
- Soo-Chang No, "Extending Intel Xscale 80200 Board with a DC/DC Converter," 2003-2004.
- Bernard Montufar, "Visual Representation of ExPERTS Scheduling and Simulation Software," 2002–2004.
- 34. Brianne McNicholas, "Porting eCOS to Intel Xscale 80200 Board," 2003-2004.
- 35. Matthew Ivers, "Java Programming for GUI to ExPERTS," 2004.
- 36. Brandon McGirr, "Porting eCOS to Intel Xscale 80200 Board," 2004.
- 37. Dominic Antonelli, "QCA Circuit Partitioning," 2003-2004.
- 38. David Saracino, "Voltage Scaling on the Intel Xscale 80200 for the ExPERTS Research Project,", 2002–2003.

- Francis Santoso, "Implementing JPEG Algorithms on an Nios Processor Board,", 2001– 2002.
- 40. Ronald Setia, "Development of I/O Routines on an ARM Processor board,", 1999–2000.
- 41. Nathan Huston, "EvoC Graphical Interface Design with Tcl/Tk," 1999.
- 42. Raymond Ricordati, "EvoC Graphical Interface Design with Tcl/Tk," 1999.
- 43. Patrick Mitsch, "EvoC Graphical Interface Design," 1998.

### At Western Michigan University:

#### M.S. Theses Supervised:

- 1. Lyle Benson, A Term-Rewriting System for CORDIC Processors, M.S., April 1995. Smith Industries.
- 2. Karthike Ethirajan, Evolutionary Co-Design, M.S., April 1997. Qualcomm.
- 3. Rajeshkumar Sambandam, Predicting Timing Behavior in Architectural Design Exploration of Real-Time Embedded Systems, M.S., April 1997. Intel.

## **Professional Activities**

### Journal Editorship:

- Editor in Chief, ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), 2020–present.
- Associate Editor, *IEEE Transactions on Computer Aided Design (IEEE TCAD)*, 2020–present.
- Guest Editor, special issue on Architecture Advances Enabled by Emerging Technologies, IEEE Design & Test, 2017.
- Member of the Guest Editorial Board, special issue on Real-Time Aspects in Cyber-Physical Systems, ACM Transactions on Cyber-Physical Systems (ACM TCPS), 2017.
- Member of Editorial Board, *IEEE Design & Test*, 2016–2020.
- Associate Editor, ACM Transactions on Cyber-Physical Systems (ACM TCPS), 2016–2020.
- Associate Editor, IET Cyber-Physical Systems: Theory & Applications , 2016–2020.
- Member of the Guest Editorial Board, special issue on CAD for Cyberphysical Systems, *IEEE Transactions on Computer Aided Design (IEEE TCAD)*, 2015.
- Associate Editor, ACM Transactions on Embedded Computing Systems (IEEE TECS), 2008-2014.
- Member of the Guest Editorial Board, special issue on Power-Aware Design for Embedded Systems, *IEEE Transactions on Industrial Informatics (IEEE TII)*, 2011.
- Associate Editor, ACM Transactions on Design Automation of Electronic Systems (ACM TODAES), 2005–2010.
- Member of the Guest Editorial Board, special issue on Power-Aware Computing, *IEEE Transactions on Industrial Informatics (IEEE TII)*, 2009.
- Associate Editor, *IEEE Transactions on Very Large Scale Integration Systems (IEEE TVLSI)*, 2005–2007.

- Member of the Guest Editorial Board, special issue for selected papers from PARC'05, *International Journal of Embedded Systems*, 2006.
- Member of the Editorial Board, International Journal of Embedded Systems, 2004–2006.
- Guest Editor of a special issue on Hardware/Software Co-Design for DSP, *IEEE Signal Processing Magazine*, 2004.
- Guest Editor of a special issue on Hardware/Software Co-Design, *IEEE Computer Magazine*, 2003.

# Conference/Workshop Chair or Advising/Steering/Organizing Committee Member:

- General Chair, IEEE Real-Time Systems Symposium (RTSS) (IEEE), 2020.
- Technical Program Committee Chair, *IEEE Real-Time Systems Symposium (RTSS)* (IEEE), 2019.
- Program Co-Chair, Hardware Aware Learning for Medical Imaging and Computer Assisted Intervention (HAL-MICCAI), 2019.
- Member of Organizing Committee, *Embedded Systems Week (ESWEEK)* (ACM/IEEE), 2019.
- Member of Organizing Committee,
- General Chair, Vice General Chair, Program Chair, *Design Automation Conference (DAC)* (ACM/IEEE), 2018, 2017, 2016.
- Co-Chair, Workshop on Non-conventional Approaches to Hard Optimization (NAHO), sponsored by NSF, 2017.
- Panel Chair, Embedded Systems Week (ESWEEK) (ACM/IEEE), 2017.
- Member of Organizing Committee, Future Chips Forum, 2017, 2018, 2019.
- Co-Chair of the Technical Program Committee, *Design Automation Conference (DAC)* (ACM/IEEE), 2014, 2015.
- Tutorial Chair, Embedded Systems Week (ESWEEK) (ACM/IEEE), 2015, 2016.
- Publicity Chair (North America), *Embedded Systems Week (ESWEEK)* (ACM/IEEE), 2012, 2013.
- Member of the Steering Committee, International Conference on Hardware-Software Codesign and System Synthesis (CODES+ISSS) (ACM/IEEE), 2004–present.
- Chair of the Hardware/Software Co-Design Track, *IEEE Real-Time and Embedded Technol*ogy and Applications Symposium (RTAS), 2011.
- Co-Chair of the Power-Aware Designs Track, ACM Symposium on Applied Computing (SAC), 2010, 2011.
- Member of the Advising Committee, *IEEE International Workshop on Wireless Mesh and Ad Hoc Networks (WiMAN)*, 2007.
- Chair of Subcommittee on Power-Aware Computing, IFIP International Conference on Embedded and Ubiquitous Computing (EUC), 2007.
- Tutorial Chair and Vice Chair Subcommittee on Embedded and Real-Time Systems, Asia South Pacific Design Automation Conference (ASPDAC), 2005.

- Workshop Chair, International Conference on Hardware-Software Codesign and System Synthesis (CODES+ISSS) (ACM/IEEE), 2004.
- Technical Program Co-Chair, International Conference on ASIC (ASICON) (IEEE), 2003.
- General Co-Chair, International Symposium on Hardware-Software Co-Design (CODES) (ACM/IEEE), 2002.
- Tutorial Chair, International Conference on Compilers, Architecture and Synthesis for Embedded Systems (CASES) (ACM/IEEE), 2002.
- Technical Program Co-Chair, International Symposium on Hardware-Software Co-Design (CODES) (ACM/IEEE), 2001.

## Conference Technical Program Committee Member (selected):

- IEEE Real-Time Systems Symposium (RTSS), 2008, 2011–2013.
- Design Automation Conference (DAC) (ACM/IEEE), 2002, 2010, 2011.
- International Conference on Hardware-Software Codesign and System Synthesis (CODES+ISSS) (ACM/IEEE), 2004–2011.
- IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS), 2010–2012.
- International Workshop on Cyber-Physical Networking Systems (CPNS), 2011, 2012.
- ACM/IEEE International Conference on Green Computing and Communications (Green-Com), 2010.
- IEEE International Conference on Embedded and Real-Time Computing Systems and Applications (RTCSA), 2009, 2010, 2011.
- International Conference on Compilers, Architecture and Synthesis for Embedded Systems (CASES) (ACM/IEEE), 2004–2005, 2008, 2009.
- International Workshop on Cyber-Physical Systems (WCPS), 2008, 2009.
- Hardware/Software Codesign Track at *IEEE Real-Time Systems Symposium (RTSS)*, 2004–2007.
- ACM Conference on Languages, Compilers, and Tools for Embedded Systems (LCTES), 2005
- Design, Automation and Test in Europe Conference (DATE) (ACM/IEEE), 2004, 2003, 2001.
- Asia South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), 2004.
- International Conference on Hardware/Software Codesign (CODES) (ACM/IEEE/IFIP), 2000–2003. Session Chair in 2000.
- International Conference on Computer-Aided Design (ICCAD) (ACM/IEEE), 2000–2002. Session Moderator, 2001–2002.
- IEEE Asia Pacific Conference on Circuits and Systems (APCCAS), 2000.
- Member of the Best Paper Selection Committee for the Embedded Systems Track, *Design Automation Conference (DAC)* (ACM/IEEE), 2000.
- Great Lakes Symposium on VLSI (GLVLSI) (IEEE), 1997.
- International Conference on Computer Design (ICCD) (ACM/IEEE), 1995–1996.

# **Professional Society Activities:**

- Chair of the IEEE Fellow Selection Committee, *Council of Electronic Design Automation* (CEDA), IEEE, 2020.
- Member of the IEEE Fellow Selection Committee, *Council of Electronic Design Automation* (*CEDA*), *IEEE*, 2017, 2019.
- Chair, Executive Committee, ACM Special Interest Group on Design Automation (SIGDA), 2018–present.
- Member of the Executive Committee, *IEEE Technical Committee on Real-Time Systems* (*TCRTS*), Diversity Subcommittee, 2018–present.
- Member of IPSJ/IEEE Computer Society Young Computer Researcher Award Committee, 2018-2019. (IPSJ is the Information Processing Society of Japan).
- Member of the Executive Committee, *IEEE Technical Committee on Cyber-Physical Systems* (*TC-CPS*), Award Subcommittee, 2017-present.
- Vice Chair, Executive Committee, ACM Special Interest Group on Design Automation (SIGDA), 2015–2018.
- Member of the Executive Committee, *IEEE Technical Committee on Real-Time Systems* (*TCRTS*), Conference Subcommittee, 2013–2015.
- Secretary/Treasurer, Executive Committee, ACM Special Interest Group on Embedded Systems (SIGBED), 2011–2013.

# Service to Government

- Steering Committee Member, NSF Workshop on Micro/Nano Circuits and Systems design and Design Automation: Challenges and Opportunities, 2020. This workshop is co-organized by the Program Director of the NSF's Micro and Nano-electronic Systems and Architectures program. The goal of the workshop is to generate a report to the government from the research community recommending future research directions in micro and nano-electronic systems and architectures.
- Co-organizer, NSF Workshop on Processing-In-Memory Technology, 2020.
- Panelist: Panels for the Design Automation for Micro and Nano-systems Program, NSF, 2003, 2016, 2017, 2019.
- Member of the Search Committee for the director of NSF Division of Computing and Communication Foundations, 2017.
- Invited attendee of Workshop on System-on-a-Chip Design for HPC sponsored by DOE, DOD, NSF, and NASA, August 26-27, 2014. A total of 26 prominent researchers were invited. The goal of the workshop was to develop a strategy for an open fabric that is targeted at SoC designs for high end computing applications. A final report was produced based on the presentations and discussions at the workshop.
- Invited attendee of the NSF Workshop on Future Directions of Computer System Research, March 25-26, 2010. 30 prominent researchers from the field of computer system research were invited. The outcome of this workshop was a report that outlines new research directions in the general area of Computer Systems.

- Panelist: Panel for the Cyber-Physical System Program, NSF, 2009.
- Panelist: CAREER Award Panel, NSF, 2004, 2006, 2009, 2011.
- Reviewer of research proposals, NSF, 1996, 1997, 1998.
- Invited attendee of the NSF Workshop on Computer-Aided System Design, Boulder, Colorado, April 2-3, 1995. About 20 experts from U.S. in the CAD and system design areas were invited to this workshop, in which an NSF report was developed to define a strategic position for NSF in supporting new theory and technology for computer-aided system design.

# Other Notable Services

- Member of International Advisory Committee of Institute of Microelectronics, Peking University, March 2019–present.
- Overseas Expert, Chinese Academy of Sciences, Beijing, China, March 2015–present.
- <u>Member of External Review Committee</u>, Electrical and Computer Engineering Graduate Program, University of California, Riverside, California, December 2016.
- <u>International affiliated member</u>, European Network of Excellence on Embedded Systems Design, ARTIST2, September 2004–August 2008.
- <u>Opponent</u> on the Ph.D. thesis defense committee for Mr. Sorin Manolache, Department of Computer and Information Science, Linköping University, Sweden, December 2005.
- <u>Reviewer</u> of ARISTEIA II proposals for National University of Singapore, Singapore, 2003.
- <u>Reviewer</u> for European Design and Automation Association (EDAA) Outstanding Dissertation Award, 2003.
- <u>Reviewer</u> of a publication by NATO Advanced Study Institute on Hardware/Software Codesign, 1995.

# **Conference Tutorials and Mini Courses**

- Asia and South Pacific Design Automation Conference (ASPDAC) (ACM/IEEE), A Journey from Devices to Systems with FeFETs and NCFETs, January 2020.
- Invited lecturer for the Dragon Star program (offering graduate courses in China by overseas professors), delivered a week-long course on *Low-Power Computing*, Institute of Computing Technology, Chinese Academy of Sciences, May 2012.
- IEEE Real-Time and Embedded Technology and Applications Symposium (RTAS), Using Sensitivity-Analysis and Dynamic Voltage Scaling for Power and Energy Management, April 2006.

## Selected Invited Presentations (since 2010)

- 1. Synopsys Academic Speaker series, Cross-Layer Design for In-Memory Computing From FeFET based circuits to Machine Learning and Beyond, January 2021.
- 2. Keynote Speech, CCF Design Automation Conference (CCF-DAC), In-Memory Computing based on FeFETs for Machine Learning and Beyond, August 2020.

- 3. <u>Panelist</u>, *Panel on How to Juggle Different Tasks at Your (Academic) Job*, ACM/IEEE Forum: Advancing Diversity in EDA, Dresden, Germany, March 2020. (Cancelled due to COVID-19.)
- 4. **Keynote Speech**, IEEE Non-Volatile Memory Systems and Applications Symposium (NVMA), In-Memory Computing for Machine Learning Applications and Beyond, August 2019.
- Keynote Speech, IEEE/ACM International Symposium on Nanoscale Architectures (NanoArch), Exploiting Ferroelectric FETs: From In-Memory Computing to Machine Learning and Beyond, July 2019.
- 6. <u>Moderator</u>, Forum: Advancing Diversity in EDA, Panel on Negotiating: Practical Strategies for Women and URM in Tech, June 2019.
- 7. Keynote Speech, Xinhai International Forum, Dalian, China, A Cross-Layer Perspective for Energy Efficient Processing — From beyond-CMOS devices to deep learning, May 2019.
- 8. Keynote Speech, The 3rd ChinaDA Forum, Beijing, China, Cross-Layer Design for CMOS and Beyond, May 2019.
- IEEE CEDA Distinguished Lecture, College of Microelectronics, Fudan University, Shanghai, China, *Exploiting Ferroelectric FETs: From In-Memory Computing to Machine Learning and Beyond*, March 2019.
- 10. Keynote Speech, Symposium IX: Design And Automation Of Circuits And Systems, China Semiconductor Technology International Conference (CSTIC), *Edging Computing for Intelligent Healthcare*, March 2019.
- 11. <u>IEEE CEDA Distinguished Lecture</u>, Institute of Microelectronics, Peking University, Beijing, China, *Exploiting Ferroelectric FETs: From In-Memory Computing to Machine Learning and Beyond*, March 2019.
- 12. School of Computer Science and Engineering, University of New South Wales, Sydney, Australia, Energy/Performance/Reliability-Driven Design and Resource Management, January 2019.
- 13. Huada Empyrean Software Co, Beijing, China, GPU for DNN Acceleration Dealing with Memory Challenges, December 2018.
- 14. IEEE CEDA Distinguished Lecture, Department of Electronic and Computer Engineering, Hong Kong University of Science and Technology, Hong Kong, China, A Cross-Layer Perspective for Energy Efficient Processing — From Beyond-CMOS Devices to Deep Learning, November 2018.
- 15. <u>IEEE CEDA Distinguished Lecture</u>, Department of Computer Science, Tsinghua University, Beijing, China, A Cross-Layer Perspective for Energy Efficient Processing — From Beyond-CMOS Devices to Deep Learning, November 2018.
- 16. Keynote Speech, China Test Conference (CTC), A Cross-Layer Perspective for Energy Efficient Processing From beyond-CMOS devices to deep learning, August 2018.
- 17. Keynote Speech, Great Lakes Symposium on VLSI (GLSVLSI), A Cross-Layer Perspective for Energy Efficient Processing — From Beyond-CMOS Devices to Deep Learning, May 2018.

- 18. Department of Electrical and Computer Engineering, Stony Brook University, Stony Brook, New York, *Resource Management for Wireless Networked Control Systems*, April 2018.
- 19. Computing for National Security Department, Brookhaven National Laboratory, Upton, New York, A Cross-Layer Perspective for Energy Efficient Processing From Beyond-CMOS Devices to Deep Learning, April 2018.
- 20. Design Automation and Test in Europe (DATE), Exploiting Ferroelectric FETs: From Logic-in-Memory to Neural Networks and Beyond, March 2018.
- 21. <u>Panelist</u>, Forum: Advancing Diversity in EDA, Panel on Negotiating: Practical Strategies for Women and URM in Tech, March 2018.
- 22. Keynote Speech, Symposium IX: Design And Automation Of Circuits And Systems, China Semiconductor Technology International Conference (CSTIC), Which Neural Networks are the "Best"? A Case Study of Architecture, Circuit and Technology Impact on the MNIST Dataset, March 2018.
- 23. Department of Electrical Engineering, National Taiwan University, Taipei, Taiwan, Exploiting Ferroelectric FETs: Faster and Cooler Non-Volatile Logic-In-Memory and Beyond, December 2017.
- 24. Center for Embedded Computer Systems (CECS) Colloquium, University of California, Irvine, California, Network Resource Management in Cyber-Physical Systems, Nov 2017.
- 25. Department of Electrical Engineering & Computer Science, Syracuse University, Syracuse, NY, Cellular Neural Network Friendly Convolutional Neural Networks (CNNs with CNNs!), June 2017.
- 26. Design Automation and Test in Europe (DATE), Advanced Spintronic Memory and Logic for Non-Volatile Processors, March 2017.
- 27. Keynote Speech, Symposium IX: Circuit Design, Systems and Applications, China Semiconductor Technology International Conference (CSTIC), *Exploiting Ferroelectric FETs: Faster and Cooler Non-Volatile Logic-In-Memory and Beyond*, March 2017.
- 28. Department of Electrical and Computer Engineering, Carnegie Mellon University, Pittsburgh, PA, Exploiting Beyond-CMOS Transistors for Spatial-Temporal Information Processing, March 2017.
- 29. Department of Computer Science, University of New Mexico, Albuquerque, New Mexico, *PeaPaw:* Performance and Energy Aware Workload Partitioning on Heterogeneous Platforms, September 2016.
- University of Michigan-Shanghai Jiao Tong University Joint Institute, Shanghai, China, Exploiting Beyond-CMOS Transistors for Spatial-Temporal Information Processing, July 2016.
- 31. 30th Anniversary Colloquium Series, Department of Computer Science and Engineering, University of Connecticut, Storrs, Connecticut, Increasing System Reliability Through Resource Management, March 2016.
- 32. <u>Panelist</u>, Workshop on Resource Awareness and Application Auto-tuning in Adaptive and heterogeneous computing (RES4ANT), Dresden, Germany, *Panel on Moore's Law Is Still Alive! So Why Resource Awareness?* April 2016.

- 33. Design Automation and Test in Europe (DATE), Dresden, Germany, Using emerging technologies for hardware security beyond PUFs, March 2016.
- 34. Distinguished Colloquium Series, Department of Electrical and Computer Engineering, University of Maryland, College Park, Maryland, *Resource Management in Cyber-Physical Systems*, October 2015.
- 35. Department of Computer Science, Technical University of Dortmund, Germany, Resource Management in Cyber-Physical Systems, October 2015.
- 36. Institute of Electrical Engineering, École Polytechnique Fédérale de Lausanne, Lausanne, Switzerland, Exploiting Beyond-CMOS Transistors for Non von Neumann Architectures, March 2015.
- 37. Department of Electrical and Computer Engineering, Arizona State University, Tempe, Arizona, Exploiting Beyond-CMOS Transistors for Non von Neumann Architectures, February 2015.
- International Conference on Computer-Aided Design (ICCAD), Cellular Neural Networks for Image Analysis Using Steep Slope Devices, November 2014.
- 39. Department of Electrical Engineering, Korea Advanced Institute of Science and Engineering (KAIST), Daejeon, Korea *Exploiting Beyond-CMOS Transistors for Non von Neumann Architectures*, October 2014.
- 40. Design Automation and Test in Europe (DATE), Dresden, Germany, Impact of Steep-Slope Transistors on Non-von Neumann Architectures: CNN Case Study, March 2014.
- 41. Exascale Grand Challenge (XGC) Meeting, Sandia National Laboratories, Albuquerque, New Mexico, Towards Energy Efficient Heterogeneous Computing via Co-Design, January 2014.
- 42. NVIDIA, Westford, MA, GPU as Accelerators: Performance and Energy Implications, October 2013.
- 43. Department of Electrical and Computer Engineering, Boston University, Boston, MA, Improving System Reliability Through Temperature-Aware Design, October 2013.
- 44. International Symposium on Low Power Electronics and Design (ISLPED), *TFET-based Cellular* Neural Network Architectures, September 2013.
- 45. Faculty of Information Technology and Bionics, Pázmány Péter Catholic University, Budapest, Hungary, *Beyond-CMOS Transistors and Their Use in Cellular Nonlinear Neural Network*, June 2013.
- 46. Scalable Computer Architecture Department, Sandia National Laboratories, Albuquerque, New Mexico, *Improving System Reliability Through Temperature-Aware Design*, November 2012.
- 47. Department of Electronic and Computer Engineering, Hong Kong University of Science and Technology, Hong Kong, China, *Computing with Nanomagnets*, April 2012.
- 48. School of Computer Science and Engineering, University of New South Wales, Sydney, Australia, Meeting End-to-End Deadlines in Distributed Real-Time Embedded Systems, February 2012.

- 49. <u>Panelist</u>, Panel on Exposing Hidden Execution Costs, Salishan Conference on High-Speed Computing, Gleneden Beach, Oregon, *No Free Lunch, No Hidden Cost: How Can Co-Design Help?* April 2011.
- 50. ITRS Workshop on Emerging Spin and Carbon Based Emerging Logic Devices, *Nanomagnet Logic*, Sept. 2010.
- 51. Keynote Speech, Custom, Commodity and Codesign Workshop, Hardware/Software Co-Design for Embedded Systems: How It May Impact High Performance Computing, August 2010.
- 52. Institute of Computer and Network Engineering, Technical University of Braunschweig, Germany, System-Level Performance Considerations Under the Peak Temperature Constraint, July 2010.
- 53. IBM China Research Laboratory, Beijing, China, Resource Management in Wireless Real-Time Environments, June 2010.
- 54. Computer, Computational, and Statistical Sciences Division, Los Alamos National Laboratory, Albuquerque, New Mexico, An Overview of HW/SW Co-design for Embedded System Is it relevant to high performance computing?, March 2010.

## **Consulting Activities**

• Consultant, Hewlett-Packard Laboratories, Bristol, England, June-August, 1995-1997. Responsible for analyzing and making recommendations regarding the architectural design of several products including a tape drive system and a multi-media handheld unit.

## **Professional Affiliations**

- Fellow of the Institute of Electrical and Electronics Engineers (IEEE)
- Senior Member of the Association of Computing Machinery (ACM)
- Member of the Association of American Engineering Education (ASEE)
- Member of Society of Women Engineers (SWE)